參數(shù)資料
型號: SLE 24C32
廠商: SIEMENS AG
元件分類: DRAM
英文描述: 32 Kbit (4096 ×8 bit) Serial CMOS-EEPROM with IIC Synchronous 2-Wire Bus(32K位(4096 ×8 位)串行CMOS-EEPROM(帶有IIC同步2線控制))
中文描述: 32千位(4096 × 8位)串行的CMOS EEPROM,帶有國際進口同步2線巴士(32K的位(4096 × 8位)串行的CMOS EEPROM的(帶有國際進口同步2線控制))
文件頁數(shù): 23/28頁
文件大小: 368K
代理商: SLE 24C32
SLx 24C32
Semiconductor Group
23
1999-02-02
31 bytes have to be identical to the bytes stored in ascending address order within the
same page.
A successful verification of each byte is indicated by the EEPROM by pulling the SDA
line to low (acknowledge ACK).
The bit programming procedure is initiated by the STOP condition after verification of the
last byte. Programming is started only if all 256 bits of a page have been verified
successfully. If bit programming has taken place, the address counter points to the
uppermost address of the respective page. The write or erase cycle is finished latest
after 4 ms. Acknowledge polling can be used for speed enhancement in order to detect
the end of the write or erase cycle (refer to
chapter 5.3,
Acknowledge Polling).
7.3
The byte sequence for random bit read is shown in
figure 17
.
Protection Bit Read
Figure 17
Byte Sequence for Protection Bit Read
The first command byte CSW followed by the address bytes AHI/ALO determine the
protection bit to be read. The second command byte CSW is followed by the control byte
00
H
for protection bit read. The first bit (MSB) of the transferred byte is the protection bit
of the addressed page. The other 7 bits are not valid. The page protection status is
indicated as follows:
Protection Bit = 1: A normal write operation changes the data in the associated page
Protection Bit = 0: The data in the associated page are protected against changes.
If the master acknowledges a byte with a low state of the SDA line, the protection bit of
the next page can be read as the first bit of the following byte. If the master releases the
SDA line, a STOP condition has to complete the read procedure. Any number of bytes
with a page protection status at the first bit position can be requested by the master. After
the bit of the uppermost page has been addressed an overflow of the address counter
occurs and the protection bit of the first page will be read next.
0
0
0
0 0 0
0 0
C
K
A
C
K
A
...
IED02524
b
b
b
S
S
P
O
P
S
T
S
T
R
T
A
S
T
R
T
A
b = Protection Bit
Bus Activity
EEPROM
SDA Line
Activity
Master
Bus
Byte n
Byte n+1
Command
Byte
CSW
Data
Control
Byte
CTR
Data
Address
AHI
EEPROM
Command
Byte
CSW
Address
ALO
EEPROM
C
K
A
C
K
A
C
K
A
A
C
K
A
C
K
0
相關PDF資料
PDF描述
SLA 24C64 64 Kbit (8192 ×8 bit) Serial CMOS-EEPROM with IIC Synchronous 2-Wire Bus(64K位 (8192 ×8 位)串行CMOS-EEPROM(帶有IIC同步2線控制))
SLE 24C64 64 Kbit (8192 ×8 bit) Serial CMOS-EEPROM with IIC Synchronous 2-Wire Bus(64K位 (8192 ×8 位)串行CMOS-EEPROM(帶有IIC同步2線控制))
SLA24C164-D 16 Kbit 2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
SLE24C164-D 16 Kbit 2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
SLE24C164-S 16 Kbit 2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
相關代理商/技術參數(shù)
參數(shù)描述
SLE24C32-D 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:32 Kbit 4096 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
SLE24C32-D/P 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:32 Kbit 4096 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
SLE24C32-S 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:32 Kbit 4096 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
SLE24C32-S/P 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:32 Kbit 4096 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
SLE24C64-D 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:64 Kbit 8192 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus