EProClock Programmable Technology
參數(shù)資料
型號(hào): SL28PCIE14ALC
廠商: Silicon Laboratories Inc
文件頁(yè)數(shù): 7/13頁(yè)
文件大小: 0K
描述: IC CLOCK PCIE GEN2/3 BUFF 32QFN
標(biāo)準(zhǔn)包裝: 624
系列: EProClock®
類型: 時(shí)鐘/頻率發(fā)生器,多路復(fù)用器
PLL:
主要目的: PCI Express(PCIe)
輸入: 時(shí)鐘,晶體
輸出: HCSL
電路數(shù): 1
比率 - 輸入:輸出: 2:4
差分 - 輸入:輸出: 是/是
頻率 - 最大: 200MHz
電源電壓: 3.135 V ~ 3.465 V
工作溫度: 0°C ~ 85°C
安裝類型: *
封裝/外殼: *
供應(yīng)商設(shè)備封裝: *
包裝: *
SL28PCIe14
DOC#: SP-AP-0014 (Rev. 0.2)
Page 3 of 13
EProClock Programmable Technology
EProClock is the world’s first non-volatile programmable
clock. The EProClock technology allows board designer to
promptly achieve optimum compliance and clock signal
integrity; historically, attainable typically through device and/or
board redesigns.
EProClock technology can be configured through SMBus or
hard coded.
Features:
- > 4000 bits of configurations
- Can be configured through SMBus or hard coded
- Custom frequency sets
- Differential skew control on true or compliment or both
- Differential duty cycle control on true or compliment or both
- Differential amplitude control
- Differential and single-ended slew rate control
- Program Internal or External series resistor on single-ended
clocks
- Program different spread profiles
- Program different spread modulation rate
Frequency/Spread Select Pin SS[1:0]
Apply the appropriate logic levels to SS [1:0] inputs before
CKPWRGD assertion to achieve clock frequency selection.
When the clock chip sampled HIGH on CKPWRGD and
indicates that the voltage is stable then SS [1:0] input values
are sampled. This process employs a one-shot functionality
and once the CKPWRGD sampled a valid HIGH, all other
SS[1:0], and CKPWRGD transitions are ignored.
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers are individually enabled or disabled. The
registers associated with the Serial Data Interface initialize to
their default setting at power-up. The use of this interface is
optional. Clock device register changes are normally made at
system initialization, if any are required. The interface cannot
be used during system operation for power management
functions.
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, access the bytes in sequential
order from lowest to highest (most significant bit first) with the
ability to stop after any complete byte is transferred. For byte
write and byte read operations, the system controller can
access individually indexed bytes. The offset of the indexed
byte is encoded in the command code described in Table 1.
The block write and block read protocol is outlined in Table 2
while Table 3 outlines byte write and byte read protocol. The
slave receiver address is 11010010 (D2h).
Frequency/Spread Select Pin (SS[1:0])
SS1
SS0
Frequency
(MHz)
Spread
(%)
Note
0
100.00
OFF
Default Value for SS [1:0] =00
0
1
100.00
- 0.5
1
0
100.00
+/- 0.25
1
100.00
- 0.75
MID
0
125
OFF
MID
1
200
OFF
Table 1. Command Code Definition
Bit
Description
7
0 = Block read or block write operation, 1 = Byte read or byte write operation
(6:0)
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000'
Table 2. Block Read and Block Write Protocol
Block Write Protocol
Block Read Protocol
Bit
Description
Bit
Description
1Start
1
Start
相關(guān)PDF資料
PDF描述
ICL3207ECB IC 5DRVR/3RCVR RS232 3V 24-SOIC
MS3101E22-22S CONN RCPT 4POS FREE HNG W/SCKT
ICL3207ECA-T IC 5DRVR/3RCVR RS232 3V 24-SSOP
MS27497E20F16S CONN RCPT 16POS WALL MNT W/SCKT
IDTQS3244PAG8 IC BUS SWITCH 16:8 20-TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SL28PCIe14ALCT 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 PCIe Stand app to PLX ref design Myra RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL28PCIe14ALI 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 PCIe Stand app to PLX ref design Myra RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL28PCIe14ALIT 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 PCIe Stand app to PLX ref design Myra RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL28PCIe14LC 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Std Prod applicable PLX ref design Myra RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL28PCIe14LCT 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Std Prod applicable PLX ref design Myra RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56