參數(shù)資料
型號: RM5231-250-Q
廠商: PMC-SIERRA INC
元件分類: 微控制器/微處理器
英文描述: RM5231⑩ Microprocessor with 32-Bit System Bus Data Sheet Released
中文描述: 64-BIT, 250 MHz, MICROPROCESSOR, PQFP128
封裝: POWER, QFP-128
文件頁數(shù): 12/39頁
文件大小: 630K
代理商: RM5231-250-Q
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer
s Internal Use
Document ID: PMC-2002165, Issue 1
12
RM5231
Microprocessor with 32-bit System Bus Data Sheet
Released
Figure 3 Pipeline
3.4
Integer Unit
The RM5231 integer unit includes thirty-two general purpose 64-bit registers, a load/store
architecture with single cycle ALU operations (add, sub, logical, shift) and an autonomous
multiply/divide unit. Additional register resources include: the HI/LO result registers for the two-
operand integer multiply/divide operations, and the program counter (PC).
The RM5231 implements the MIPS IV Instruction Set Architecture, and is therefore fully upward
compatible with applications that run on processors implementing the earlier generation MIPS I-
III instruction sets.
Register File
3.5
The RM5231 has thirty-two general purpose registers with register location 0 (r0) hard wired to a
zero value. These registers are used for scalar integer operations and address calculation. The
register file has two read ports and one write port and is fully bypassed to minimize operation
latency in the pipeline.
ALU
3.6
The RM5231 ALU consists of an integer adder/subtractor, a logic unit, and a shifter. The adder
performs address calculations in addition to arithmetic operations. The logic unit performs all
logical and zero shift data moves. The shifter performs shifts and store alignment operations. Each
of these units is optimized to perform all operations in a single processor cycle.
Integer Multiply/Divide
3.7
The RM5231 has a dedicated integer multiply/divide unit optimized for high-speed multiply and
multiply-accumulate operations. Table 1 shows the performance of the multiply/divide unit on
each operation.
I0
I1
I2
I3
I4
2I
1I
1R
2R
1A
2A
1D
2D
1W
2W
2I
1I
1R
2R
1A
2A
1D
2D
1W
2W
2I
1I
1R
2R
1A
2A
1D
2D
1W
2W
2I
1I
1R
2R
1A
2A
1D
2D
1W
2W
2I
1I
1R
2R
1A
2A
1D
2D
1W
2W
one cycle
1I-1R:
2I:
2R:
1A:
1A:
2A-2A:
1A-2A:
1D:
2W:
Instruction cache access
Instruction virtual to physical address translation
Register file read, Bypass calculation, Instruction decode, Branch address calculation
Issue or slip decision, Branch decision
Data virtual address calculation
Integer add, logical, shift
Store Align
Data cache access and load align
Data virtual to physical address translation
Register file write
相關(guān)PDF資料
PDF描述
RM5231A RM5231A⑩ Microprocessor with 32-Bit System Bus Data Sheet Preliminary
RM5231A-250-H RM5231A⑩ Microprocessor with 32-Bit System Bus Data Sheet Preliminary
RM5231A-300-H RM5231A⑩ Microprocessor with 32-Bit System Bus Data Sheet Preliminary
RM5231A-300-HI RM5231A⑩ Microprocessor with 32-Bit System Bus Data Sheet Preliminary
RM5231A-350-H RM5231A⑩ Microprocessor with 32-Bit System Bus Data Sheet Preliminary
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RM5231A 制造商:PMC 制造商全稱:PMC 功能描述:64-Bit MIPS RISC Microprocessor with 32/64-Bit System Bus
RM525A-R2 制造商:Black Box Corporation 功能描述:2U Wallmount Cabinet, Beige
RM5260-133Q 制造商:未知廠家 制造商全稱:未知廠家 功能描述:64-Bit Microprocessor
RM5260-150Q 制造商:未知廠家 制造商全稱:未知廠家 功能描述:64-Bit Microprocessor
RM5260-175Q 制造商:未知廠家 制造商全稱:未知廠家 功能描述:64-Bit Microprocessor