參數(shù)資料
型號: RDA012M4-HD
廠商: Electronic Theatre Controls, Inc.
英文描述: 12 Bit 1.3 GS/s 4:1 MUXDAC
中文描述: 12位1.3 GS / s的4:1 MUXDAC
文件頁數(shù): 7/12頁
文件大?。?/td> 392K
代理商: RDA012M4-HD
RDA012M4 DATASHEET
DS_0012PB1-2805
Rockwell Scientific reserves the right to make changes to its product specifications at any time without notice.
The information furnished herein is believed to be accurate; however, no responsibility is assumed for its use.
Page 7 of 12
Theory of Operation
For best dynamic and static performance, the
DAC employs 6-bit segmentation. The 3.3V
NMOS compatible 12-bit digital data inputs are
latched by a master-slave flip-flop immediately
after the input buffer to reduce the data skew.
The four-channel data are combined together by
the 48:12 MUX and latched again. The 6 MSB
data bits are decoded into thermometer code by
a two-stage decoding block, and the 6 LSB data
bits are transported through the delay equalizer
block. The digital data are synchronized again
by a second master slave flip-flop to reduce the
switching glitch. The decoded 6 MSB data drive
63 identical current switches, and the 6 LSB
data drive 6 current switches. The output nodes
from the LSB current switches are connected to
the analog output through an R-2R ladder to
generate the binary output.
The DAC output full-scale voltage follows the
relationship V
FS
= 0.3xV
REF.
An internal
reference circuit with approximately -10dB
supply rejection is integrated on chip for
application convenience. The reference pin is
provided
for
monitoring
purposes. To band-limit the noise on the
reference voltage, the reference pin should be
bypassed to the GNDA node with capacitance >
100pF. The VREF pin can also be used to
override the internal reference with an accurate,
temperature-compensated
reference.
and
for
bypass
external
voltage
The timing diagram is shown in figure 3. The
1.3GHz external clock (HCLKI) is divided by 2
and 4 resulting in the MUX internal selection
signals S0 and S1. A low-speed clock (LCLKO)
is provided to drive the external digital. The
four-channel data input are latched with an
internal clock that is synchronized with the
LCLKO. Controlled by S0 and S1, input data are
fed to the 1.3GS/s DAC in the order shown.
Figure 4 - Input Timing Diagram.
相關(guān)PDF資料
PDF描述
RDL60V RESETABLE FUSES
RDL60V010 RESETABLE FUSES
RDL60V017 RESETABLE FUSES
RDL60V185 RESETABLE FUSES
RDL60V250 RESETABLE FUSES
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RDA012M4MS 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12 Bit 1.3 GS/s Master-Slave 4:1 MUXDAC
RDA012M4MS-DI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12 Bit 1.3 GS/s Master-Slave 4:1 MUXDAC
RDA012M4MS-HD 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12 Bit 1.3 GS/s Master-Slave 4:1 MUXDAC
RDA1005LTR7 制造商:RF Micro Devices Inc 功能描述:IC AMP DVGA 32-MCM 5.2X5.2
RDA-125BAG1A 功能描述:以太網(wǎng)和電信連接器 RJ-45 W/ TRANSFORMER CONNECTOR/UDE RoHS:否 制造商:Pulse 產(chǎn)品:Modular Jacks 性能類別: USOC 代碼:RJ45 位置/觸點(diǎn)數(shù)量: 安裝風(fēng)格:Through Hole 端口數(shù)量:1 x 1 型式:Female 屏蔽: 電流額定值: 電壓額定值: 觸點(diǎn)電鍍: 外殼材料:Thermoplastic IP 等級: