• <table id="8qzsf"></table>
      <em id="8qzsf"><label id="8qzsf"><input id="8qzsf"></input></label></em>
    • <em id="8qzsf"><sup id="8qzsf"><input id="8qzsf"></input></sup></em>
      <tfoot id="8qzsf"></tfoot>
      <var id="8qzsf"><strong id="8qzsf"></strong></var>
      <ins id="8qzsf"><small id="8qzsf"></small></ins>
      <thead id="8qzsf"><legend id="8qzsf"></legend></thead>
      參數(shù)資料
      型號: PSD935G3-A-20MI
      廠商: 意法半導體
      英文描述: Configurable Memory System on a Chip for 8-Bit Microcontrollers
      中文描述: 在8片位微控制器可配置存儲系統(tǒng)
      文件頁數(shù): 59/91頁
      文件大?。?/td> 488K
      代理商: PSD935G3-A-20MI
      PSD9XX Family
      PSD935G2
      58
      Bit 1 0 = Automatic Power Down (APD) is disabled.
      1 = Automatic Power Down (APD) is enabled.
      Bit 3 0 = PLD Turbo is on.
      1 = PLD Turbo is off, saving power.
      Bit 4 0 = CLKIN input to the PLD AND array is connected.
      Every CLKIN change will power up the PLD when Turbo bit is off.
      1 = CLKIN input to PLD AND array is disconnected, saving power.
      Bit 7
      Bit 6
      Bit 5
      Bit 4
      Bit 3
      Bit 2
      Bit 1
      Bit 0
      *
      *
      *
      PLD
      PLD
      Turbo
      *
      APD
      Enable
      *
      Array clk
      1 = off
      1 = off
      1 = on
      Table 26. Power Management Mode Registers (PMMR0, PMMR2)**
      PMMR0
      **
      *
      Bits 0, 2, 6, and 7 are not used, and should be set to 0, bit 5 should be set to 1.
      *
      **
      The PMMR0, and PMMR2 register bits are cleared to zero following power up.
      ***
      Subsequent reset pulses will not clear the registers.
      The
      PSD935G2
      Functional
      Blocks
      (cont.)
      Bit 7
      Bit 6
      Bit 5
      Bit 4
      Bit 3
      Bit 2
      Bit 1
      Bit 0
      *
      PLD
      array
      DBE
      PLD
      array
      ALE
      PLD
      **
      array
      CNTL2
      PLD
      **
      array
      CNTL1
      PLD
      **
      array
      CNTL0
      *
      PLD
      array
      Addr.
      1 = off
      1 = off
      1 = off
      1 = off
      1 = off
      1 = off
      PMMR2
      Bit 0 0 = Address A[7:0] inputs to the PLD AND array are connected.
      1 = Address A[7:0] inputs to the PLD AND array are disconnected, saving power.
      Note:
      In 80C51XA mode, A[7:1] comes from Port F (PF1-PF3) and AD10 [3:0].
      Bit 2 0 = Cntl0 input to the PLD AND array is connected.
      1 = Cntl0 input to PLD AND array is disconnected, saving power.
      Bit 3 0 = Cntl1 input to the PLD AND array is connected.
      1 = Cntl1 input to PLD AND array is disconnected, saving power.
      Bit 4 0 = Cntl2 input to the PLD AND array is connected.
      1 = Cntl2 input to PLD AND array is disconnected, saving power.
      Bit 5 0 = ALE input to the PLD AND array is connected.
      1 = ALE input to PLD AND array is disconnected, saving power.
      Bit 6 0 = DBE input to the PLD AND array is connected.
      1 = DBE input to PLD AND array is disconnected, saving power.
      *
      *
      Unused bits should be set to 0.
      **
      Refer to Table 14 the signals that are blocked on pins CNTL0-2.
      相關(guān)PDF資料
      PDF描述
      PSD935G3-A-20U Configurable Memory System on a Chip for 8-Bit Microcontrollers
      PSD935G3-A-20UI Configurable Memory System on a Chip for 8-Bit Microcontrollers
      PSD935G3-A-70B81 Ceramic Chip Capacitors / MIL-PRF-55681; Capacitance [nom]: 51pF; Working Voltage (Vdc)[max]: 100V; Capacitance Tolerance: +/-1%; Dielectric: Multilayer Ceramic; Temperature Coefficient: C0G (NP0); Lead Style: Surface Mount Chip; Lead Dimensions: 0805; Termination: 100% Tin (Sn); Body Dimensions: 0.080&quot; x 0.050&quot; x 0.055&quot;; Container: Bag; Features: MIL-PRF-55681: M Failure Rate
      PSD935G3-A-70B81I Configurable Memory System on a Chip for 8-Bit Microcontrollers
      PSD935G3-A-70J Configurable Memory System on a Chip for 8-Bit Microcontrollers
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      PSD954F2-90J 功能描述:SPLD - 簡單可編程邏輯器件 U 511-PSD854F2-90J RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
      PSD954F2-90M 功能描述:SPLD - 簡單可編程邏輯器件 U 511-PSD854F2-90M RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
      PSD954F2V-90J 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 2M 90ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
      PSD954F2V-90M 功能描述:SPLD - 簡單可編程邏輯器件 PQFP-52 3V 2M 90NS RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
      PS-DA0104-01 制造商:POWER-SYSTEMS 制造商全稱:Power Systems GmbH+Co.KG 功能描述:DC-AC INVERTER UNIT 4 W SINGLE OUTPUTS