<dfn id="sqgvv"><pre id="sqgvv"></pre></dfn>
  • <dd id="sqgvv"></dd>
    參數(shù)資料
    型號: PSD935G2V-15J
    廠商: 意法半導(dǎo)體
    英文描述: Configurable Memory System on a Chip for 8-Bit Microcontrollers
    中文描述: 在8片位微控制器可配置存儲系統(tǒng)
    文件頁數(shù): 63/91頁
    文件大?。?/td> 488K
    代理商: PSD935G2V-15J
    PSD9XX Family
    PSD935G2
    62
    9.6.1 Standard JTAG Signals
    The JTAG configuration bit (non-volatile) inside the PSD can be set by the user in the
    PSDsoft. Once this bit is set and programmed in the PSD, the JTAG pins are dedicated to
    JTAG at all times and is in compliance with IEEE 1149.1. After power up the standard
    JTAG signals (TDI, TDO TCK and TMS) are inputs, waiting for a serial command from an
    external JTAG controller device (such as FlashLink or Automated Test Equipment). When
    the enabling command is received from the external JTAG controller, TDO becomes an
    output and the JTAG channel is fully functional inside the PSD. The same command that
    enables the JTAG channel may optionally enable the two additional JTAG pins, TSTAT
    and TERR.
    The PSD935G2 supports JTAG ISP commands, but not Boundary Scan. ST
    s
    PSDsoft software tool and FlashLink JTAG programming cable implement these JTAG-ISP
    commands.
    9.6.2 JTAG Extensions
    TSTAT and TERR are two JTAG extension signals enabled by a JTAG command received
    over the four standard JTAG pins (TMS, TCK, TDI, and TDO). They are used to speed
    programming and erase functions by indicating status on PSD pins instead of
    having to scan the status out serially using the standard JTAG channel. See Application
    Note 54.
    TERR will indicate if an error has occurred when erasing a sector or programming a byte in
    Flash memory. This signal will go low (active) when an error condition occurs, and stay
    low until a special JTAG command is executed or a chip reset pulse is received after an
    ISC-DISABLE
    command.
    TSTAT behaves the same as the Rdy/Bsy signal described in section 9.1.1.3. TSTAT will
    be high when the PSD935G2 device is in read array mode (Flash memory and Boot Block
    contents can be read). TSTAT will be low when Flash memory programming or erase
    cycles are in progress, and also when data is being written to the Secondary Flash Block.
    TSTAT and TERR can be configured as open-drain type signals with a JTAG command.
    9.6.3 Security and Flash Memories Protection
    When the security bit is set, the device cannot be read on a device programmer or through
    the JTAG Port. When using the JTAG Port, only a full chip erase command is allowed.
    All other program/erase/verify commands are blocked. Full chip erase returns the part to a
    non-secured blank state. The Security Bit can be set in PSDsoft.
    All Flash Memory and Boot sectors can individually be sector protected against erasures.
    The sector protect bits can be set in PSDsoft.
    The
    PSD935G2
    Functional
    Blocks
    (cont.)
    相關(guān)PDF資料
    PDF描述
    PSD935G2V-15JI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD935G2V-15M Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD935G2V-15MI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD935G2V-15U Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD935G2V-15UI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD935G2V-90U 功能描述:SPLD - 簡單可編程邏輯器件 U 511-PSD835G2V-90U RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
    PSD954F2-90J 功能描述:SPLD - 簡單可編程邏輯器件 U 511-PSD854F2-90J RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
    PSD954F2-90M 功能描述:SPLD - 簡單可編程邏輯器件 U 511-PSD854F2-90M RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
    PSD954F2V-90J 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 2M 90ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
    PSD954F2V-90M 功能描述:SPLD - 簡單可編程邏輯器件 PQFP-52 3V 2M 90NS RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24