<small id="jajhs"><var id="jajhs"></var></small>

  • <dl id="jajhs"></dl>

        1. <delect id="jajhs"><tfoot id="jajhs"><menu id="jajhs"></menu></tfoot></delect>
          收藏本站
          • 您好,
            買賣IC網(wǎng)歡迎您。
          • 請(qǐng)登錄
          • 免費(fèi)注冊(cè)
          • 我的買賣
          • 新采購(gòu)0
          • VIP會(huì)員服務(wù)
          • [北京]010-87982920
          • [深圳]0755-82701186
          • 網(wǎng)站導(dǎo)航
          發(fā)布緊急采購(gòu)
          • IC現(xiàn)貨
          • IC急購(gòu)
          • 電子元器件
          VIP會(huì)員服務(wù)
          • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄368261 > PSD835G2-B-12UI (意法半導(dǎo)體) Configurable Memory System on a Chip for 8-Bit Microcontrollers PDF資料下載
          參數(shù)資料
          型號(hào): PSD835G2-B-12UI
          廠商: 意法半導(dǎo)體
          英文描述: Configurable Memory System on a Chip for 8-Bit Microcontrollers
          中文描述: 在8片位微控制器可配置存儲(chǔ)系統(tǒng)
          文件頁(yè)數(shù): 9/110頁(yè)
          文件大?。?/td> 570K
          代理商: PSD835G2-B-12UI
          第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)當(dāng)前第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)
          PSD8XX Family
          PSD835G2
          8
          The following table describes the pin names and pin functions of the PSD835G2. Pins that
          have multiple names and/or functions are defined using PSDsoft.
          6.0
          Table 5.
          PSD835G2
          Pin
          Descriptions
          Pin*
          (TQFP
          Pkg.)
          Pin Name
          Type
          Description
          ADIO0-7
          3-7
          10-12
          I/O
          This is the lower Address/Data port. Connect your MCU
          address or address/data bus according to the following rules:
          1. If your MCU has a multiplexed address/data bus where the
          data is multiplexed with the lower address bits, connect
          AD[0:7] to this port.
          2. If your MCU does not have a multiplexed address/data bus,
          connect A[0:7] to this port.
          3. If you are using an 80C51XA in burst mode, connect
          A4/D0 through A11/D7 to this port.
          ALE or AS latches the address. The PSD drives data out only
          if the read signal is active and one of the PSD functional blocks
          was selected. The addresses on this port are passed to the
          PLDs.
          ADIO8-15
          13-20
          I/O
          This is the upper Address/Data port. Connect your MCU
          address or address/data bus according to the following rules:
          1. If your MCU has a multiplexed address/data bus where the
          data is multiplexed with the lower address bits, connect
          A[8:15] to this port.
          2. If your MCU does not have a multiplexed address/data bus,
          connect A[8:15] to this port.
          3. If you are using an 80C251 in page mode, connect AD[8:15]
          to this port
          4. If you are using an 80C51XA in burst mode, connect
          A[12:19] to this port.
          ALE or AS latches the address. The PSD drives data out only
          if the read signal is active and one of the PSD functional
          blocks was selected. The addresses on this port are passed
          to the PLDs.
          CNTL0
          59
          I
          The following control signals can be connected to this port,
          based on your MCU:
          1. WR — active-low write input.
          2. R_W — active-high read/active low write input.
          This pin is connected to the PLDs. Therefore, these signals can
          be used in decode and other logic equations.
          CNTL1
          60
          I
          The following control signals can be connected to this port,
          based on your MCU:
          1. RD — active-low read input.
          2. E — E clock input.
          3. DS — active-low data strobe input.
          4. PSEN — connect PSEN to this port when it is being used as
          an active-low read signal. For example, when the 80C251
          outputs more than 16 address bits, PSEN is actually the read
          signal.
          This pin is connected to the PLDs. Therefore, these signals can
          be used in decode and other logic equations.
          CNTL2
          40
          I
          This pin can be used to input the PSEN (Program Select
          Enable) signal from any MCU that uses this signal for code
          exclusively. If your MCU does not output a Program Select
          Enable signal, this port can be used as a generic input. This
          port is connected to the PLD as input.
          Active low input. Resets I/O Ports, PLD Micro
          Cells, some of
          the configuration registers and JTAG registers. Must be active
          at power up. Reset also aborts the Flash programming/erase
          cycle that is in progress.
          Reset
          39
          I
          相關(guān)PDF資料
          PDF描述
          PSD835G2-B-15B81 Configurable Memory System on a Chip for 8-Bit Microcontrollers
          PSD835G2-B-15B81I Configurable Memory System on a Chip for 8-Bit Microcontrollers
          PSD835G2-B-15J Configurable Memory System on a Chip for 8-Bit Microcontrollers
          PSD835G2-B-15JI Configurable Memory System on a Chip for 8-Bit Microcontrollers
          PSD835G2-B-15M Configurable Memory System on a Chip for 8-Bit Microcontrollers
          相關(guān)代理商/技術(shù)參數(shù)
          參數(shù)描述
          PSD835G2V-12UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 120ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
          PSD835G2V-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
          PSD853F2-70J 功能描述:SPLD - 簡(jiǎn)單可編程邏輯器件 5.0V 1M 70ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池?cái)?shù)量:10 最大工作頻率:66 MHz 延遲時(shí)間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
          PSD853F2-70M 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 70ns RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
          PSD853F2-90J 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
          發(fā)布緊急采購(gòu),3分鐘左右您將得到回復(fù)。

          采購(gòu)需求

          (若只采購(gòu)一條型號(hào),填寫一行即可)

          發(fā)布成功!您可以繼續(xù)發(fā)布采購(gòu)。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

          發(fā)布成功!您可以繼續(xù)發(fā)布采購(gòu)。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

          *型號(hào) *數(shù)量 廠商 批號(hào) 封裝
          添加更多采購(gòu)

          我的聯(lián)系方式

          *
          *
          *
          • VIP會(huì)員服務(wù) |
          • 廣告服務(wù) |
          • 付款方式 |
          • 聯(lián)系我們 |
          • 招聘銷售 |
          • 免責(zé)條款 |
          • 網(wǎng)站地圖

          感谢您访问我们的网站,您可能还对以下资源感兴趣:

          两性色午夜免费视频
          • <dl id="3wg59"><table id="3wg59"></table></dl>