• <table id="0ipin"><pre id="0ipin"></pre></table>
    參數(shù)資料
    型號(hào): PSD835G1V-A-20JI
    廠商: 意法半導(dǎo)體
    英文描述: Configurable Memory System on a Chip for 8-Bit Microcontrollers
    中文描述: 在8片位微控制器可配置存儲(chǔ)系統(tǒng)
    文件頁數(shù): 34/110頁
    文件大?。?/td> 570K
    代理商: PSD835G1V-A-20JI
    PSD835G2
    PSD8XX Family
    33
    The
    PSD835G2
    Functional
    Blocks
    (cont.)
    9.2 PLDs
    The PLDs bring programmable logic functionality to the PSD835G2. After specifying the
    logic for the PLDs in PSDsoft, the logic is programmed into the device and available upon
    power-up.
    The PSD835G2 contains two PLDs: the Decode PLD (DPLD), and the Complex PLD
    (CPLD). The PLDs are briefly discussed in the next few paragraphs, and in more detail in
    sections 9.2.1 and 9.2.2. Figure 10 shows the configuration of the PLDs.
    The DPLD performs address decoding for internal components, such as memory,
    registers, and I/O port selects.
    The CPLD can be used for logic functions, such as loadable counters and shift registers,
    state machines, and encoding and decoding logic. These logic functions can be
    constructed using the 16 Output Micro
    Cells (OMCs), 24 Input Micro
    Cells (IMCs), and
    the AND array. The CPLD can also be used to generate external chip selects.
    The AND array is used to form product terms. These product terms are specified using
    PSDsoft. An Input Bus consisting of 82 signals is connected to the PLDs. The signals are
    shown in Table 12.
    Input Source
    Input Name
    Number
    of Signals
    MCU Address Bus
    MCU Control Signals
    Reset
    Power Down
    Port A Input Micro
    Cells
    Port B Input Micro
    Cells
    Port C Input Micro
    Cells
    Port D Inputs
    Port F Inputs
    Page Register
    Micro
    Cell A Feedback
    Micro
    Cell B Feedback
    Flash Programming Status Bit
    A[15:0]
    *
    CNTL[2:0]
    RST
    PDN
    PA[7-0]
    PB[7-0]
    PC[7-0]
    PD[3:0]
    PF[7:0]
    PGR(7:0)
    MCELLA.FB[7:0]
    MCELLB.FB[7:0]
    Rdy/Bsy
    16
    3
    1
    1
    8
    8
    8
    4
    8
    8
    8
    8
    1
    Table 12. DPLD and CPLD Inputs
    NOTE:
    The address inputs are A[19:4] in 80C51XA mode.
    The Turbo Bit
    The PLDs in the PSD835G2 can minimize power consumption by switching to standby
    when inputs remain unchanged for an extended time of about 70 ns. Setting the Turbo
    mode bit to off (Bit 3 of the PMMR0 register) automatically places the PLDs into standby if
    no inputs are changing. Turbo-off mode increases propagation delays while reducing
    power consumption. Refer to the Power Management Unit section on how to set the Turbo
    Bit. Additionally, five bits are available in the PMMR2 register to block MCU control signals
    from entering the PLDs. This reduces power consumption and can be used only when
    these MCU control signals are not used in PLD logic equations.
    相關(guān)PDF資料
    PDF描述
    PSD835G1V-A-20M Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835G1V-A-20MI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835G1V-A-20U Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835G1V-A-20UI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835G1V-A-70B81 Configurable Memory System on a Chip for 8-Bit Microcontrollers
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD835G2-70U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 70ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2-90UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2V-12UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 120ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2V-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray