• <button id="fe4fi"><small id="fe4fi"><dfn id="fe4fi"></dfn></small></button>
  • <rt id="fe4fi"><form id="fe4fi"></form></rt>
    <menuitem id="fe4fi"><nobr id="fe4fi"><legend id="fe4fi"></legend></nobr></menuitem>
    <code id="fe4fi"></code>
    <li id="fe4fi"><nobr id="fe4fi"><acronym id="fe4fi"></acronym></nobr></li>
    <code id="fe4fi"></code>
    <rt id="fe4fi"></rt>
    <rt id="fe4fi"></rt>
    參數(shù)資料
    型號(hào): PSD835F3-C-20B81
    廠商: 意法半導(dǎo)體
    英文描述: Configurable Memory System on a Chip for 8-Bit Microcontrollers
    中文描述: 在8片位微控制器可配置存儲(chǔ)系統(tǒng)
    文件頁(yè)數(shù): 7/110頁(yè)
    文件大?。?/td> 570K
    代理商: PSD835F3-C-20B81
    PSD8XX
    Architectural
    Overview
    (cont.)
    4.5 ISP via JTAG Port
    In-System Programming can be performed through the JTAG pins on Port E. This serial
    interface allows complete programming of the entire PSD835G2 device. A blank device
    can be completely programmed. The JTAG signals (TMS, TCK, TSTAT, TERR, TDI, TDO)
    can be multiplexed with other functions on Port E. Table 3 indicates the JTAG signals pin
    assignments.
    4.6 In-System Programming (ISP)
    Using the JTAG signals on Port E, the entire PSD835G2 (memory, logic, configuration)
    device can be programmed or erased without the use of the microcontroller.
    Port E Pins
    PE0
    PE1
    PE2
    PE3
    PE4
    PE5
    JTAG Signal
    TMS
    TCK
    TDI
    TDO
    TSTAT
    TERR
    Table 3. JTAG Signals on Port E
    PSD8XX Family
    PSD835G2
    6
    4.7 In-Application re-Programming (IAP)
    The main Flash memory can also be programmed in-system by the microcontroller
    executing the programming algorithms out of the secondary Flash memory, or SRAM.
    Since this is a sizable separate block, the application can also continue to operate. The
    secondary Flash boot memory can be programmed the same way by executing out of the
    main Flash memory. Table 4 indicates which programming methods can program different
    functional blocks of the PSD8XX.
    Device
    Programmer
    Yes
    Yes
    Yes
    Yes
    Functional Block
    Main Flash memory
    Flash Boot memory
    PLD Array (DPLD and CPLD)
    PSD Configuration
    JTAG-ISP
    Yes
    Yes
    Yes
    Yes
    IAP
    Yes
    Yes
    No
    No
    Table 4. Methods of Programming Different Functional Blocks of the PSD835G2
    4.8 Page Register
    The eight-bit Page Register expands the address range of the microcontroller by up to
    256 times.The paged address can be used as part of the address space to access
    external memory and peripherals or internal memory and I/O. The Page Register can also
    be used to change the address mapping of blocks of Flash memory into different memory
    spaces for IAP.
    4.9 Power Management Unit
    The Power Management Unit (PMU) in the PSD835G2 gives the user control of the
    power consumption on selected functional blocks based on system requirements. The
    PMU includes an Automatic Power Down unit (APD) that will turn off device functions due
    to microcontroller inactivity. The APD unit has a Power Down Mode that helps reduce
    power consumption.
    The PSD835G2 also has some bits that are configured at run-time by the MCU to reduce
    power consumption of the CPLD. The turbo bit in the PMMR0 register can be turned off
    and the CPLD will latch its outputs and go to standby until the next transition on its inputs.
    Additionally, bits in the PMMR2 register can be set by the MCU to block signals from
    entering the CPLD to reduce power consumption. See section 9.5.
    相關(guān)PDF資料
    PDF描述
    PSD835F3-C-20B81I Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3-C-20J Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3-C-20JI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3-C-20M Configurable Memory System on a Chip for 8-Bit Microcontrollers
    PSD835F3-C-20MI Configurable Memory System on a Chip for 8-Bit Microcontrollers
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD835G2-70U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 70ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2-90UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 5.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2V-12UI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 120ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
    PSD835G2V-90U 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.0V 4M 90ns RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray