<thead id="p2kjj"><xmp id="p2kjj">
  • <tfoot id="p2kjj"><abbr id="p2kjj"><tt id="p2kjj"></tt></abbr></tfoot>
    <table id="p2kjj"><legend id="p2kjj"><li id="p2kjj"></li></legend></table>
    <code id="p2kjj"><optgroup id="p2kjj"><menuitem id="p2kjj"></menuitem></optgroup></code><small id="p2kjj"><small id="p2kjj"><nobr id="p2kjj"></nobr></small></small>
    參數(shù)資料
    型號: PSD503B1-C-90UI
    廠商: 意法半導(dǎo)體
    英文描述: Low Cost Field Programmable Microcontroller Peripherals
    中文描述: 低成本現(xiàn)場可編程微控制器外圍設(shè)備
    文件頁數(shù): 57/153頁
    文件大?。?/td> 1036K
    代理商: PSD503B1-C-90UI
    PSD5XX Famly
    54
    9.4.4 Memory Select Map For 8031 Application
    The 8031 family of microcontrollers has separate code memory space and data memory
    space. This feature requires a different Memory Select Map. Two modes of operation are
    provided for 8031 applications. The selection of the modes is specified in the PSD5XX
    PSDsoft Software (PSDconfiguration):
    J
    Separate Space Mode
    In this mode, the PSEN signal is used to access code from EPROM, and the RD signal
    is used to access data from SRAM. The code memory space is separated from the data
    memory space.
    J
    Combined Space Mode
    In this mode, the EPROM can be accessed by PSEN or RD. The EPROM is used for
    code and data storage. The memory block's address space cannot overlap.
    If data and code memory blocks must overlap each other, the RD signal can be included as
    an additional address input in generating the EPROM chip select signals (ES0 – ES3). In
    this case the EPROM access time is from the RD valid to data valid. Figures 27a and 27b
    show the memory configuration in the two modes.
    In some applications it is desirable to execute program codes in SRAM. The PSD5XX
    provides this option by enabling PSEN to access SRAM. To activate this option, the
    SRCODE bit of the VM Register must be set to “1” (see Table 16). SRAM space can
    overlap EPROM space and has priority when PSEN is used.
    Bit 7
    Bit 6
    Bit 5
    Bit 4
    Bit 3
    Bit 2
    Bit 1
    Bit 0
    *
    *
    *
    *
    *
    *
    SRCODE
    PIO
    1 = ON
    1 = ON
    *
    = Reserved for future use, bits set to zero.
    Table 16. VM Register
    Memory
    Block
    (Cont.)
    相關(guān)PDF資料
    PDF描述
    PSD512B1-C-15J Low Cost Field Programmable Microcontroller Peripherals
    PSD512B1-C-15L Low Cost Field Programmable Microcontroller Peripherals
    PSD512B1-C-15U Low Cost Field Programmable Microcontroller Peripherals
    PSD512B1-C-70J Low Cost Field Programmable Microcontroller Peripherals
    PSD512B1-C-70L Low Cost Field Programmable Microcontroller Peripherals
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD51 制造商:POWERSEM 制造商全稱:POWERSEM 功能描述:Three Phase Rectifier Bridges
    PSD511B1 制造商:未知廠家 制造商全稱:未知廠家 功能描述:PSD5XX/ZPSD5XX FAMILY FIELD-PROGRAMMABLE MICROCONTROLLER PERIPHERALS
    PSD511B1-12J 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral
    PSD511B1-12JI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral
    PSD511B1-12LI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral