參數(shù)資料
型號: PSD4235G1-C-70UI
廠商: 意法半導(dǎo)體
英文描述: Flash In-System-Programmable Peripherals for 16-Bit MCUs
中文描述: Flash在系統(tǒng)可編程外設(shè)的16位微控制器
文件頁數(shù): 55/89頁
文件大?。?/td> 703K
代理商: PSD4235G1-C-70UI
55/89
PSD4235G2
Table 46. Drive Register Pin Assignment
Note: 1. NA = Not Applicable.
Table 47. Port Data Registers
Port Data Registers.
The Port Data Registers,
shown in Table 47, are used by the MCU to write
data to or read data from the ports. Table 47
shows the register name, the ports having each
register type, and MCU access for each register
type. The registers are described next.
Data In.
Port pins are connected directly to the
Data In buffer. In MCU I/O Input mode, the pin in-
put is read through the Data In buffer.
Data Out Register.
Stores output data written by
the MCU in the MCU I/O Output mode. The con-
tents of the Register are driven out to the pins if the
Direction Register or the output enable product
term is set to 1. The contents of the register can
also be read back by the MCU.
Output Macrocells (OMC).
The CPLD Output
Macrocells (OMC) occupy a location in the MCU’s
address space. The MCU can read the output of
the Output Macrocells (OMC). If the Mask Macro-
cell Register bits are not set, writing to the Macro-
cell loads data to the Macrocell flip-flops. See the
section entitled “Macrocell and I/O Port”, on page
34.
Mask Macrocell Register.
Each Mask Macrocell
Register bit corresponds to an Output Macrocell
(OMC) flip-flop. When the Mask Macrocell Regis-
ter bit is set to a 1, loading data into the Output
Macrocell (OMC) flip-flop is blocked. The default
value is 0, or unblocked.
Input Macrocells (IMC).
The Input Macrocells
(IMC) can be used to latch or store external inputs.
The outputs of the Input Macrocells (IMC) are rout-
ed to the PLD input bus, and can be read by the
MCU. See the section entitled “Input Macrocells
(IMC)”, on page 37.
Drive
Register
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Port A
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Port B
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Port C
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Port D
NA
1
NA
1
NA
1
NA
1
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Port E
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Port F
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Slew
Rate
Port G
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Open
Drain
Register Name
Port
MCU Access
Data In
A, B, C, D, E, F, G
Read – input on pin
Data Out
A, B, C, D, E, F, G Write/Read
Output Macrocell
A, B
Read – outputs of Macrocells
Write – loading Macrocells Flip-flop
Mask Macrocell
A, B
Write/Read – prevents loading into a given
Macrocell
Input Macrocell
A, B, C
Read – outputs of the Input Macrocells
Enable Out
A, B, C, F
Read – the output enable control of the port driver
相關(guān)PDF資料
PDF描述
PSD4235F2-20MI Flash In-System Programmable ISP Peripherals For 16-bit MCUs 5V Supply
PSD4235F2-20U Flash In-System-Programmable Peripherals for 16-Bit MCUs
PSD4235F2-20UI Flash In-System-Programmable Peripherals for 16-Bit MCUs
PSD4235F2-A-12M Flash In-System-Programmable Peripherals for 16-Bit MCUs
PSD4235F2-A-12MI Flash In-System-Programmable Peripherals for 16-Bit MCUs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PSD4235G2-70U 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 4M 70ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
PSD4235G2-90U 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 4M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
PSD4235G2-90UI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 4M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
PSD4235G2V-12UI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 3.3V 4M 120ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
PSD4235G2V-90U 功能描述:CPLD - 復(fù)雜可編程邏輯器件 3.3V 4M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100