<small id="lfilc"></small>
<kbd id="lfilc"></kbd>
<ins id="lfilc"></ins>
  • <rt id="lfilc"><dfn id="lfilc"></dfn></rt><dl id="lfilc"><optgroup id="lfilc"></optgroup></dl>
    <small id="lfilc"><ul id="lfilc"></ul></small>
  • <big id="lfilc"></big>
  • 參數(shù)資料
    型號: PSD4135G3V-B-12JI
    廠商: 意法半導(dǎo)體
    英文描述: Flash In-System-Programmable Peripherals for 16-Bit MCUs
    中文描述: Flash在系統(tǒng)可編程外設(shè)的16位微控制器
    文件頁數(shù): 64/93頁
    文件大?。?/td> 503K
    代理商: PSD4135G3V-B-12JI
    9.5.3.4 Reset of Flash Erase and Programming Cycles
    An external reset on the RESET pin will also reset the internal Flash memory state
    machine. When the Flash is in programming or erase mode, the RESET pin will terminate
    the programming or erase operation and return the Flash back to read mode in tNLNH-A
    (minimum 25 μs) time.
    9.6 Programming In-Circuit using the JTAG-ISP Interface
    The JTAG-ISP interface on the PSD4000 can be enabled on Port E (see Table 29). All
    memory (Flash and Flash Boot Block), PLD logic, and PSD configuration bits may be
    programmed through the JTAG-ISC interface. A blank part can be mounted on a printed
    circuit board and programmed using JTAG-ISP.
    The standard JTAG signals (IEEE 1149.1) are TMS, TCK, TDI, and TDO. Two additional
    signals, TSTAT and TERR, are optional JTAG extensions used to speed up program and
    erase operations.
    Preliminary Information
    PSD4000 Series
    61
    Port E Pin
    PE0
    PE1
    PE2
    PE3
    PE4
    PE5
    JTAG Signals
    TMS
    TCK
    TDI
    TDO
    TSTAT
    TERR
    Description
    Mode Select
    Clock
    Serial Data In
    Serial Data Out
    Status
    Error Flag
    Table 29. JTAG Port Signals
    The
    PSD4000
    Functional
    Blocks
    (cont.)
    *
    SR_cod bit in the VM Register are always cleared to zero on power on or warm reset.
    Port Configuration
    MCU I/O
    PLD Output
    Power On Reset
    Input Mode
    Valid after internal
    PSD configuration
    bits are loaded
    Tri-stated
    Tri-stated
    Warm Reset
    Input Mode
    Valid
    Power Down Mode
    Unchanged
    Depend on inputs to
    PLD (address are
    blocked in PD mode)
    Not defined
    Tri-stated
    Address Out
    Data Port
    Tri-stated
    Tri-stated
    Table 28. Status During Power On Reset, Warm Reset and Power Down Mode
    Register
    Power On Reset
    Cleared to
    0
    Initialized based on
    the selection in
    PSDsoft
    Configuration Menu.
    Cleared to
    0
    Warm Reset
    Unchanged
    Initialized based on
    the selection in
    PSDsoft
    Configuration Menu.
    Cleared to
    0
    Power Down Mode
    Unchanged
    Unchanged
    PMMR0, 2
    VM Register*
    All other registers
    Unchanged
    By default, on a blank PSD (as shipped from factory or after erasure), four pins on Port E
    are enabled for the basic JTAG signals TMS, TCK, TDI, and TDO.
    See Application Note 54 for more details on JTAG In-System-Programming.
    相關(guān)PDF資料
    PDF描述
    PSD4135G3V-B-12M Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-12MI Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-12U Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-12UI Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-15B81 Flash In-System-Programmable Peripherals for 16-Bit MCUs
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD4135G3V-B-12M 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-12MI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-12U 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-12UI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G3V-B-15B81 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs