• <li id="rfua3"><dl id="rfua3"></dl></li>
  • 參數(shù)資料
    型號: PSD4135G1V-C-20B81I
    廠商: 意法半導(dǎo)體
    英文描述: Flash In-System-Programmable Peripherals for 16-Bit MCUs
    中文描述: Flash在系統(tǒng)可編程外設(shè)的16位微控制器
    文件頁數(shù): 61/93頁
    文件大?。?/td> 503K
    代理商: PSD4135G1V-C-20B81I
    PSD4000 Series
    Preliminary Information
    58
    Bit 1 0 = Automatic Power Down (APD) is disabled.
    1 = Automatic Power Down (APD) is enabled.
    Bit 3 0 = PLD Turbo is on.
    1 = PLD Turbo is off, saving power.
    Bit 4 0 = CLKIN input to the PLD AND array is connected.
    Every CLKIN change will power up the PLD when Turbo bit is off.
    1 = CLKIN input to PLD AND array is disconnected, saving power.
    Bit 7
    Bit 6
    Bit 5
    Bit 4
    Bit 3
    Bit 2
    Bit 1
    Bit 0
    *
    *
    *
    PLD
    PLD
    Turbo
    *
    APD
    Enable
    *
    Array clk
    1 = off
    1 = off
    1 = on
    Table 26. Power Management Mode Registers (PMMR0, PMMR2)**
    PMMR0
    **
    *
    Bits 0, 2, 6, and 7 are not used, and should be set to 0, bit 5 should be set to 1.
    *
    **
    The PMMR0, and PMMR2 register bits are cleared to zero following power up.
    ***
    Subsequent reset pulses will not clear the registers.
    The
    PSD4000
    Functional
    Blocks
    (cont.)
    Bit 7
    Bit 6
    Bit 5
    Bit 4
    Bit 3
    Bit 2
    Bit 1
    Bit 0
    *
    PLD
    array
    PLD
    array
    ALE
    PLD
    **
    array
    CNTL2
    PLD
    **
    array
    CNTL1
    PLD
    **
    array
    CNTL0
    *
    PLD
    array
    Addr.
    WRH/DBE
    1 = off
    1 = off
    1 = off
    1 = off
    1 = off
    1 = off
    PMMR2
    Bit 0 0 = Address A[7:0] inputs to the PLD AND array are connected.
    1 = Address A[7:0] inputs to the PLD AND array are disconnected, saving power.
    Note:
    In 80C51XA mode, A[7:1] comes from Port F (PF1-PF3) and AD10 [3:0].
    Bit 2 0 = Cntl0 input to the PLD AND array is connected.
    1 = Cntl0 input to PLD AND array is disconnected, saving power.
    Bit 3 0 = Cntl1 input to the PLD AND array is connected.
    1 = Cntl1 input to PLD AND array is disconnected, saving power.
    Bit 4 0 = Cntl2 input to the PLD AND array is connected.
    1 = Cntl2 input to PLD AND array is disconnected, saving power.
    Bit 5 0 = ALE input to the PLD AND array is connected.
    1 = ALE input to PLD AND array is disconnected, saving power.
    Bit 6 0 = WRH/DBE input to the PLD AND array is connected.
    1 = WRH/DBE input to PLD AND array is disconnected, saving power.
    *
    *
    Unused bits should be set to 0.
    **
    Refer to Table 14 the signals that are blocked on pins CNTL0-2.
    相關(guān)PDF資料
    PDF描述
    PSD4135G1V-C-20J Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20JI Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20M Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20MI CAP 6800PF 50V 5% NP0(C0G) SMD-1825 TR-7-PL SN-NIBAR
    PSD4135G1V-C-20U Flash In-System-Programmable Peripherals for 16-Bit MCUs
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD4135G1V-C-20J 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20JI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20M 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20MI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135G1V-C-20U 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs