參數(shù)資料
型號: PIC16LCE623T-04E/SO
廠商: Microchip Technology
文件頁數(shù): 13/100頁
文件大?。?/td> 0K
描述: IC MCU CMOS.5K OTP W/EEPRM18SOIC
標準包裝: 1,100
系列: PIC® 16C
核心處理器: PIC
芯體尺寸: 8-位
速度: 4MHz
外圍設備: 欠壓檢測/復位,POR,WDT
輸入/輸出數(shù): 13
程序存儲器容量: 896B(512 x 14)
程序存儲器類型: OTP
EEPROM 大?。?/td> 128 x 8
RAM 容量: 96 x 8
電壓 - 電源 (Vcc/Vdd): 2.5 V ~ 5.5 V
振蕩器型: 外部
工作溫度: -40°C ~ 125°C
封裝/外殼: 18-SOIC(0.295",7.50mm 寬)
包裝: 帶卷 (TR)
其它名稱: PIC16LCE623T04ESO
2010 Microchip Technology Inc.
DS39935C-page 109
ENC424J600/624J600
12.0 SPEED/DUPLEX
CONFIGURATION AND
AUTO-NEGOTIATION
ENC424J600/624J600 devices are capable of operation
at 10Base-T and 100Base-TX speeds in Half-Duplex
and Full-Duplex modes for each. The speed and Duplex
mode can be selected manually, or the part can be
configured to automatically select the optimum link
parameters based on the capabilities of the link partner.
When operating in 10Base-T mode, the part also
compensates for incorrect polarity on the TPIN+/- pins
(100Base-TX signalling is non-polarized).
In half-duplex operation, only one Ethernet controller
may transmit on the physical medium at any given time.
If the host controller initiates a transmission while
another device is transmitting, the ENCX24J600 will
delay until the remote transmitter finishes its packet.
Other devices on the medium should do the same while
the ENCX24J600 is transmitting. If two controllers
begin transmitting at about the same time, a collision
will occur. In this case, the data on the medium is
corrupt; the ENCX24J600 aborts transmission and
attempts to retransmit later.
In full-duplex operation, both nodes may transmit
simultaneously, so collisions do not occur. For details
about transmitting packets, including collision detection
and correction, refer to Section 9.1 “Transmitting
Speed and Duplex modes are configured in the
PHCON1 register (Register 12-1). The PHSTAT1,
PHSTAT2 and PHSTAT3 registers (Registers 12-2
through 12-4) provide additional information about the
status of the link. The PHANA, PHANLPA and PHANE
registers
(Registers 12-5
contain
information
about
auto-negotiation
status
and
configuration.
12.1
Manual Configuration
Speed and Duplex modes can be manually selected by
disabling auto-negotiation. Manual configuration is
enabled by clearing the ANEN bit (PHCON1<12>).
When manual configuration is used, both the Speed
and Duplex mode must be selected. Set the SPD100
bit (PHCON1<13>) to select 100Base-TX operation or
clear SPD100 to select 10Base-T mode. Set the
PFULDPX bit (PHCON1<8>) to configure Full-Duplex
mode or clear PFULDPX to use half-duplex operation.
After reconfiguring the Speed and Duplex modes,
update the MACON2, MACLCON, MAIPG and
MABBIPG registers as described in Section 8.9 “After
.
12.2
Auto-Negotiation
Auto-negotiation allows Ethernet devices to agree
upon the fastest supported transmission rate. When an
Ethernet link is broken, a series of Fast Link Pulses
(FLPs) are transmitted periodically to initiate a link.
Among other things, these pulses encode information
about the node’s speed and duplex capabilities.
If a remote partner exists and supports auto-negotiation,
it will reply with a burst of FLPs to advertise its own link
capabilities. If both devices support 100Base-TX full
duplex, the link will be established and that mode will be
used. Otherwise, the link falls back to 100Base-TX half
duplex, 10Base-T full duplex or 10Base-T half duplex, in
that order.
If the remote link partner does not support auto-
negotiation, the device will use an algorithm known as
Parallel Detection to determine if the link partner is a
10Base-T device or 100Base-TX device. Parallel
Detection will optimally resolve the operating speed,
however, it will not have any means of learning the
duplex state of the remote node. Therefore, the
ENCX24J600 PHY will always resort to the half-duplex
state when auto-negotiation is not available. A duplex
mismatch will occur if the remote device is operating in
Full-Duplex mode. To determine whether or not the
remote link supports auto-negotiation, check the value
of the LPANABL bit (PHANE<0>).
Auto-negotiation is enabled by default at power-up, but
can be disabled by clearing the ANEN bit. To restart the
auto-negotiation process, set RENEG (PHCON1<9>).
After setting RENEG, the hardware automatically clears
this bit to ‘0’ immediately.
During auto-negation, the information in the PHANA
register is advertised to the link partner by transmitting
the information encoded in the Fast Link Pulses. The
ANDONE bit (PHSTAT1<5>) is set by the hardware
when the auto-negotiation process completes. The
value of SPDDPX<2:0> (PHSTAT3<4:2>) indicates
which operation mode has been selected. The remote
link partner’s capabilities are also stored in the
PHANLPA register.
Note:
When
auto-negotiation
is
enabled,
SPD100 (PHCON1<13>) and PFULDPX
(PHCON1<8>) are control only bits. They
have no effect on Speed or Duplex modes
and do not indicate the current selection
when read.
相關PDF資料
PDF描述
5-520415-4 CONN TRIOMATE 4POS VERT TIN
6-176982-6 CONN TRIO-MATE 16POS .100 FFC
PIC16LCE623-04I/SO IC MCU CMOS.5K OTP W/EEPRM18SOIC
PIC16C54C-04I/P IC MCU OTP 512X12 18DIP
PIC16LCE623-04E/SS IC MCU CMOS.5K OTP W/EEPRM20SSOP
相關代理商/技術參數(shù)
參數(shù)描述
PIC16LCE623T-04I/SO 功能描述:8位微控制器 -MCU .875KB 96 RAM 13 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC16LCE623T-04I/SS 功能描述:8位微控制器 -MCU .875KB 96 RAM 13 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC16LCE624-04/P 功能描述:8位微控制器 -MCU 1.75KB 96 RAM 13 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC16LCE624-04/SO 功能描述:8位微控制器 -MCU 1.75KB 96 RAM 13 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
PIC16LCE624-04/SS 功能描述:8位微控制器 -MCU 1.75KB 96 RAM 13 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT