參數(shù)資料
型號(hào): PIC16F1512-I/SP
廠商: Microchip Technology
文件頁(yè)數(shù): 53/348頁(yè)
文件大?。?/td> 0K
描述: IC MCU 8BIT 3.5KB FLASH 28-SPDIP
標(biāo)準(zhǔn)包裝: 15
系列: PIC® XLP™ 16F
核心處理器: PIC
芯體尺寸: 8-位
速度: 20MHz
連通性: I²C,LIN,SPI,UART/USART
外圍設(shè)備: 欠壓檢測(cè)/復(fù)位,POR,PWM,WDT
輸入/輸出數(shù): 25
程序存儲(chǔ)器容量: 3.5KB(2K x 14)
程序存儲(chǔ)器類(lèi)型: 閃存
RAM 容量: 128 x 8
電壓 - 電源 (Vcc/Vdd): 2.3 V ~ 5.5 V
數(shù)據(jù)轉(zhuǎn)換器: A/D 17x10b
振蕩器型: 內(nèi)部
工作溫度: -40°C ~ 85°C
封裝/外殼: 28-DIP(0.300",7.62mm)
包裝: 管件
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)當(dāng)前第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)第195頁(yè)第196頁(yè)第197頁(yè)第198頁(yè)第199頁(yè)第200頁(yè)第201頁(yè)第202頁(yè)第203頁(yè)第204頁(yè)第205頁(yè)第206頁(yè)第207頁(yè)第208頁(yè)第209頁(yè)第210頁(yè)第211頁(yè)第212頁(yè)第213頁(yè)第214頁(yè)第215頁(yè)第216頁(yè)第217頁(yè)第218頁(yè)第219頁(yè)第220頁(yè)第221頁(yè)第222頁(yè)第223頁(yè)第224頁(yè)第225頁(yè)第226頁(yè)第227頁(yè)第228頁(yè)第229頁(yè)第230頁(yè)第231頁(yè)第232頁(yè)第233頁(yè)第234頁(yè)第235頁(yè)第236頁(yè)第237頁(yè)第238頁(yè)第239頁(yè)第240頁(yè)第241頁(yè)第242頁(yè)第243頁(yè)第244頁(yè)第245頁(yè)第246頁(yè)第247頁(yè)第248頁(yè)第249頁(yè)第250頁(yè)第251頁(yè)第252頁(yè)第253頁(yè)第254頁(yè)第255頁(yè)第256頁(yè)第257頁(yè)第258頁(yè)第259頁(yè)第260頁(yè)第261頁(yè)第262頁(yè)第263頁(yè)第264頁(yè)第265頁(yè)第266頁(yè)第267頁(yè)第268頁(yè)第269頁(yè)第270頁(yè)第271頁(yè)第272頁(yè)第273頁(yè)第274頁(yè)第275頁(yè)第276頁(yè)第277頁(yè)第278頁(yè)第279頁(yè)第280頁(yè)第281頁(yè)第282頁(yè)第283頁(yè)第284頁(yè)第285頁(yè)第286頁(yè)第287頁(yè)第288頁(yè)第289頁(yè)第290頁(yè)第291頁(yè)第292頁(yè)第293頁(yè)第294頁(yè)第295頁(yè)第296頁(yè)第297頁(yè)第298頁(yè)第299頁(yè)第300頁(yè)第301頁(yè)第302頁(yè)第303頁(yè)第304頁(yè)第305頁(yè)第306頁(yè)第307頁(yè)第308頁(yè)第309頁(yè)第310頁(yè)第311頁(yè)第312頁(yè)第313頁(yè)第314頁(yè)第315頁(yè)第316頁(yè)第317頁(yè)第318頁(yè)第319頁(yè)第320頁(yè)第321頁(yè)第322頁(yè)第323頁(yè)第324頁(yè)第325頁(yè)第326頁(yè)第327頁(yè)第328頁(yè)第329頁(yè)第330頁(yè)第331頁(yè)第332頁(yè)第333頁(yè)第334頁(yè)第335頁(yè)第336頁(yè)第337頁(yè)第338頁(yè)第339頁(yè)第340頁(yè)第341頁(yè)第342頁(yè)第343頁(yè)第344頁(yè)第345頁(yè)第346頁(yè)第347頁(yè)第348頁(yè)
PIC16(L)F1512/3
DS41624B-page 146
Preliminary
2012 Microchip Technology Inc.
16.6
Automated Capacitive Voltage
Divider
16.6.1
CONVERSION SEQUENCE
The conversion sequence can be expanded into three
stages; pre-charge time, acquisition time, and conversion.
See Figure 16-6 for basic information on the timing of
these stages.
16.6.2
PRE-CHARGE TIMER
The pre-charge stage is an optional 1-127 instruction
cycle time used to put the external ADC channel and
the internal sample and hold capacitor (CHOLD) into
preconditioned states. The pre-charge stage of
conversion is enabled by writing a non-zero value to
the ADPRE<6:0> bits of the AADPRE register. This
stage is initiated when a conversion sequence is
started by either the GO/DONE bit or a Special Event
Trigger. When initiating an ADC conversion, if the
ADPRE bits are cleared, this stage is skipped.
During the pre-charge time, CHOLD is shorted to either
VDD or VSS, depending on the value of the ADIPPOL bit
of the AADCON3 register. The port pin logic of the
selected analog channel is overridden to drive a digital
high or low out. The output polarity of this override is
determined by the ADEPPOL bit of the AADCON3
register.
When the ADOOEN bit of the AADCON3 register is set,
then the ADOUT pin is overridden during pre-charge.
This override functions the same as the channel pin
overrides, but the polarity is selected by the ADIPPOL bit.
Even though the analog channel of the pin is selected,
the analog multiplexer is forced open during the pre-
charge stage. The ADC multiplexor logic is overridden
and disabled only during the pre-charge time.
16.6.3
ACQUISITION TIMER
The acquisition time is used to either acquire the signal
or to charge share. The acquisition time counts from 1
to 127 instruction cycle times and is used to allow the
voltage on the internal sample and hold capacitor
(CHOLD) to charge or discharge from the selected
analog channel. The acquisition time of conversion is
enabled by writing a non-zero value to the
ADACQ<6:0> bits of the AADACQ register. When the
acquisition time is enabled, the time starts immediately
follow the pre-charge stage. Otherwise, the acquisition
time is initiated by either setting the GO/DONE bit or a
Special Event Trigger.
At the start of the acquisition stage, the selected ADC
channel is connected to CHOLD. This allows charge
sharing between the pre-charged channel and the
CHOLD capacitor. See Figure 16-6.
16.6.4
STARTING A CONVERSION
To enable the ADC module, the ADON bit of the
AADCON0 register must be set to a ‘1’. Setting the GO/
DONE bit of the AADCON0 register to a ‘1’ in software
or by the Special Event Trigger inputs, will start the
Analog-to-Digital conversion.
Once a conversion begins, it proceeds until complete,
while ADON is set. If ADON is cleared (disabled by
software), the conversion is halted. The GO/DONE
status bit of the AADCON0 register indicates that a
conversion is occurring, regardless of the starting trigger.
16.6.5
COMPLETION OF A CONVERSION
When the conversion is complete, the ADC module will:
Clear the GO/DONE bit
Set the ADIF Interrupt Flag bit
Update the AADRESxH and AADRESxL registers
with new conversion result
16.6.6
TERMINATING A CONVERSION
If a conversion must be terminated before completion,
the GO/DONE bit can be cleared in software. The
AADRESxH and AADRESxL registers will be updated
with the partially complete Analog-to-Digital conversion
sample. Incomplete bits will match the last bit
converted.
16.6.7
DOUBLE SAMPLE CONVERSION
Double sampling can be enabled by the ADDSEN bit of
the AADCON3 register. When this bit is set, two
conversions are completed by each initiation of the GO/
DONE bit or a Special Event Trigger. The GO/DONE bit
stays set for the duration of both conversions and can
be used to cancel a conversion early.
The first conversion is written to the AADRES0H and
AADRES0L registers.
The second conversion starts two clock cycles after the
first has completed and the GO/DONE bit remains set.
When the ADIPEN bit of AADCON3 is set, the value
used by the ADC for the ADEPPOL, ADIPPOL, and
GRDPOL bits is inverted. The value stored in those bit
locations is unchanged. All other control signals remain
unchanged from the first conversion. The result of the
second conversion is stored in the AADRES1H and
AADRES1L registers. See Figure 16-8, Figure 16-9
and Figure 16-10 for more information.
Note:
The GO/DONE bit should not be set in the
same instruction that turns on the ADC.
Note:
A device Reset forces all registers to their
Reset state. Thus, the ADC module is
turned off and any pending conversion is
terminated.
相關(guān)PDF資料
PDF描述
AD8174ARZ-R7 IC MUX SWITCHNG W/AMP 4:1 14SOIC
PIC12F635-I/MF IC MCU FLASH 1KX14 8DFN
MS27467T25F61PC CONN PLUG 61POS STRAIGHT W/PINS
VE-J53-IW-F3 CONVERTER MOD DC/DC 24V 100W
VE-J53-IW-F2 CONVERTER MOD DC/DC 24V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PIC16F1512T-I/MV 功能描述:8位微控制器 -MCU 3.5KB Flash 128B RAM 10-bit ADC RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
PIC16F1512T-I/SO 功能描述:8位微控制器 -MCU 3.5KB Flash 128B RAM 10-bit ADC RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
PIC16F1512T-I/SS 功能描述:8位微控制器 -MCU 3.5KB Flash 128B RAM 10-bit ADC RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
PIC16F1513-E/MV 功能描述:8位微控制器 -MCU 7KB Flash 256B RAM 10-bit ADC RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
PIC16F1513-E/SO 功能描述:8位微控制器 -MCU 7KB Flash 256B RAM 10-bit ADC RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT