參數(shù)資料
型號: PEX8648-AARDK
廠商: PLX Technology, Inc.
英文描述: PCIe Gen2, 5.0GT/s 48-lane, 12-port PCIe Switch
中文描述: 的PCIe Gen2,5.0GT / s的48通道,12端口PCIe交換器
文件頁數(shù): 1/4頁
文件大小: 237K
代理商: PEX8648-AARDK
Preliminary - PLX Confidential
PCIe Gen2, 5.0GT/s 48-lane, 12-port PCIe Switch
Features
PEX 8648 General Features
o
48-lane, 12-port PCIe Gen2 switch
-
Integrated 5.0 GT/s SerDes
o
27 x 27mm
2
, 676-pin FCBGA package
o
Typical Power: < 7.0 Watts
PEX 8648 Key Features
o
Standards Compliant
-
PCI Express Base Specification, r2.0
(backwards compatible w/ PCIe r1.0a/1.1)
-
PCI Power Management Spec, r1.2
-
Microsoft Vista Compliant
-
Supports Access Control Services
-
Dynamic link-width control
-
Dynamic SerDes speed control
o
High Performance
-
Non-blocking switch fabric
-
Full line rate on all ports
-
Packet Cut-Thru with 140ns max packet
latency (x16 to x16)
-
2KB Max Payload Size
-
Read Pacing (bandwidth throttling)
-
Dual-Cast
o
Flexible Configuration
-
Ports configurable as x1, x2, x4, x8, x16
-
Registers configurable with strapping
pins, EEPROM, I
2
C, or host software
-
Lane and polarity reversal
-
Compatible with PCIe 1.0a PM
o
Dual-Host & Fail-Over Support
-
Configurable Non-Transparent port
-
Moveable upstream port
-
Crosslink port capability
o
Quality of Service (QoS)
-
Eight traffic classes per port
-
Weighted round-robin source
port arbitration
o
Reliability, Availability, Serviceability
-
3 Hot Plug Ports with native HP Signals
-
All ports hot plug capable thru I
C
(Hot Plug Controller on every port)
-
ECRC and Poison bit support
-
Data Path parity
-
Memory (RAM) Error Correction
-
INTA# and FATAL_ERR# signals
-
Advanced Error Reporting
-
Port Status bits and GPIO available
-
Per port error diagnostics
-
Performance Monitoring
Per port payload & header counters
-
JTAG AC/DC boundary scan
The
ExpressLane
TM
PEX 8648 device offers PCI Express switching
capability enabling users to add scalable high bandwidth, non-blocking
interconnection to a wide variety of applications including
servers, storage
systems, and communications platforms.
The PEX 8648 is well suited for
fan-out
,
aggregation, and peer-to-peer
applications.
High Performance & Low Packet Latency
The PEX 8648 architecture supports packet
cut-thru with a maximum
latency of 140ns (x16 to x16).
This, combined with large packet memory
and non-blocking internal switch architecture, provides full line rate on all
ports for performance-hungry applications such as
servers
and
switch
fabrics
. The low latency enables applications to achieve high throughput and
performance. In addition to low latency, the device supports a packet payload
size of up to 2048 bytes, enabling the user to achieve even higher throughput.
Data Integrity
The PEX 8648 provides
end-to-end CRC
(ECRC) protection and
Poison
bit
support to enable designs that require
end-to-end data integrity
. PLX also
supports data path parity and memory (RAM) error correction as packets
pass through the switch.
Flexible Register & Port Configuration
The PEX 8648’s 12 ports can be configured to lane widths of x1, x2, x4, x8,
or x16. Flexible buffer allocation, along with the device's
flexible packet
flow control,
maximizes throughput for applications where more traffic
flows in the downstream, rather than upstream, direction. Any port can be
designated as the upstream port, which can be changed dynamically. The
PEX 8648 also
provides several ways
to configure its
registers. The device
can be configured
through strapping pins,
I
2
C interface
, host
software, or an optional
serial EEPROM. This
allows for easy debug
during the development
phase, performance
monitoring during the
operation phase, and
driver or software
upgrade. Figure 1
shows some of the PEX
8648’s common port
configurations.
Figure 1. Common Port Configurations
PEX 8648
Version 0.8 2007
PEX 8648
x4
PEX 8648
x8
PEX 8648
x8
PEX 8648
x8
11 x4
4 x4
3 x8
10 x4
4 x4
2 x8
相關PDF資料
PDF描述
PF0348 4.5A, 500kHz Step-Down Switching Regulator; Package: SO; No of Pins: 8; Temperature Range: -40&deg;C to +85&deg;C
PF0349 4.5A, 500kHz Step-Down Switching Regulator; Package: SO; No of Pins: 8; Temperature Range: -40&deg;C to +85&deg;C
PF0350 4.5A, 500kHz Step-Down Switching Regulator; Package: SO; No of Pins: 8; Temperature Range: -40&deg;C to +85&deg;C
PF0351 500kHz and 1MHz High Efficiency 1.5A Switching Regulators; Package: SO; No of Pins: 8; Temperature Range: -40?°C to 85?°C
PF0352 500kHz and 1MHz High Efficiency 1.5A Switching Regulators; Package: SO; No of Pins: 8; Temperature Range: -40?°C to 85?°C
相關代理商/技術參數(shù)
參數(shù)描述
PEX8648-BB50B8F 功能描述:外圍驅動器與原件 - PCI 48 Lane, 12 Port PCI Express Gen 2 Switch RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PEX8648-BB50BIF 功能描述:外圍驅動器與原件 - PCI 48 Lane 12 Port PCIe Switch RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PEX8648-BB50RBC F 功能描述:PCI Express? Switch IC 676-FCBGA (27x27) 制造商:broadcom limited 系列:ExpressLane? 包裝:托盤 零件狀態(tài):在售 應用:PCI Express? 多路復用器/解復用器電路:- 開關電路:- 通道數(shù):- 導通電阻(最大值):- 電壓 -?電源,單(V+):- 電壓 - 電源,雙(V±):- -3db 帶寬:- 特性:可配置 工作溫度:- 封裝/外殼:- 供應商器件封裝:676-FCBGA(27x27) 標準包裝:200
PEX8649 制造商:PLX 制造商全稱:PLX 功能描述:PCI Express Gen 2 Switch, 48 Lanes, 12 Ports
PEX8649-16U16DAICRDK 制造商:PLX 制造商全稱:PLX 功能描述:PCI Express Gen 2 Switch, 48 Lanes, 12 Ports