參數(shù)資料
型號: PDI1394P23
廠商: NXP Semiconductors N.V.
英文描述: 2-port/1-port 400 Mbps physical layer interface
中文描述: 2-port/1-port 400 Mbps的物理層接口
文件頁數(shù): 16/42頁
文件大小: 233K
代理商: PDI1394P23
Philips Semiconductors
Preliminary data
PDI1394P23
2-port/1-port 400 Mbps physical layer interface
2001 Sep 06
16
FIELD
DESCRIPTION
TYPE
Rd/Wr
SIZE
1
LCtrl
Link-active status control. This bit is used to control the active status of the LLC as indicated during
self-ID. The logical AND of this bit and the LPS active status is replicated in the L field (bit 9) of the
self-ID packet. The LLC is considered active only if both the LPS input is active the and LCtrl bit is set.
The LCtrl bit provides a software controllable means to indicate the LLC active status in lieu of using the
LPS input.
The LCtrl bit is set to 1 by hardware reset and is unaffected by bus-reset.
NOTE: The state of the PHY-LLC interface is controlled solely by the LPS input, regardless of the state
of the LCtrl bit. If the PHY-LLC interface is operational as determined by the LPS input being active,
then received packets and status information will continue to be presented on the interface, and any
requests indicated on the LREQ input will be processed, even if the LCtrl bit is cleared to 0.
C
1
Rd/Wr
Contender status. This bit indicates that this node is a contender for the bus or isochronous resource
manager. This bit is replicated in the “c” field (bit 20) of the self-ID packet. This bit is set to the state
specified by the C/LKON input terminal by a hardware reset and is unaffected by a bus reset.
Jitter
3
Rd
PHY repeater jitter. This field indicates the worst case difference between the fastest and slowest
repeater data delay, expressed as (Jitter + 1)
×
20 ns. For the PDI1394P23, this field is 0.
Node power class. This field indicates this node’s power consumption and source characteristics and is
replicated in the pwr field (bits 21–23) of the self-ID packet. This field is reset to the state specified by
the PC0–PC2 input terminals upon hardware reset, and is unaffected by a bus reset. See Table 21.
Pwr_Class
3
Rd/Wr
RPIE
1
Rd/Wr
Resuming port interrupt enable. This bit, if set to 1, enables the port event interrupt (PEI) bit to be set
whenever resume operations begin on any port. This bit is reset to 0 by hardware reset and is
unaffected by bus reset.
ISBR
1
Rd/Wr
Initiate short arbitrated bus reset. This bit, if set to 1, instructs the PHY to initiate a short (1.3
μ
s)
arbitrated bus reset at the next opportunity. This bit is reset to 0 by a bus reset.
NOTE:
Legacy IEEE Std 1394–1995 compliant PHYs are not capable of performing short bus resets.
Therefore, initiation of a short bus reset in a network that contains such a legacy device results in a long
bus reset being performed.
CTOI
1
Rd/Wr
Configuration time-out interrupt. This bit is set to 1 when the arbitration controller times-out during
tree-ID start, and may indicate that the bus is configured in a loop. This bit is reset to 0 by hardware
reset, or by writing a 1 to this register bit.
NOTE:
If the network is configured in a loop, only those nodes which are part of the loop should
generate a configuration time out interrupt. All other nodes should instead time out waiting for the
tree-ID and/or self-ID process to complete and then generate a state time-out interrupt and bus-reset.
CPSI
1
Rd/Wr
Cable-power-status interrupt. This bit is set to 1 whenever the CPS input transitions from high to low
indicating that cable power may be too low for reliable operation. This bit is set to 1 by hardware reset,
and set to 0 by writing a 1 to this register bit.
STOI
1
Rd/Wr
State time-out interrupt. This bit indicates that a state time-out has occurred. This bit is reset to 0 by
hardware reset, or by writing a 1 to this register bit.
Port event interrupt. This bit is set to 1 on any change in the connected, bias, disabled, or fault bits for
any port for which the port interrupt enable (PIE) bit is set. Additionally, if the resuming port interrupt
enable (RPIE) bit is set, the PEI bit is set to 1 at the start of resume operations on any port. This bit is
reset to 0 by hardware reset, or by writing a 1 to this register bit.
PEI
1
Rd/Wr
EAA
1
Rd/Wr
Enable arbitration acceleration. This bit enables the PHY to perform the various arbitration acceleration
enhancements defined in P1394a (ACK-accelerated arbitration, asynchronous fly-by concatenation,
and isochronous fly-by concatenation). This bit is reset to 0 by hardware reset and is unaffected by bus
reset.
NOTE:
The EAA bit should be set only if the attached LLC is P1394a compliant. If the LLC is not
P1394a compliant, use of the arbitration acceleration enhancements can interfere with isochronous
traffic by excessively delaying the transmission of cycle-start packets.
EMC
1
Rd/Wr
Enable multispeed concatenated packets. This bit enables the PHY to transmit concatenated packets of
differing speeds in accordance with the protocols defined in P1394a. This bit is reset to 0 by hardware
reset and is unaffected by bus reset.
NOTE:
The use of multispeed concatenation is completely compatible with networks containing legacy
IEEE Std 1394–1995 PHYs. However, use of multispeed concatenation requires that the attached LLC
be P1394a compliant.
Page_Select. This field selects the register page to use when accessing register addresses 8 through
15. This field is reset to 0 by a hardware reset and is unaffected by bus-reset.
Port_Select. This field selects the port when accessing per-port status or control (e.g., when one of the
port status/control registers is accessed in page 0). Ports are numbered starting at 0. This field is reset
to 0 by hardware reset and is unaffected by bus reset.
Page_Select
3
Rd/Wr
Port_Select
4
Rd/Wr
相關(guān)PDF資料
PDF描述
PDI1394P23EC 2-port/1-port 400 Mbps physical layer interface
PDI1394L40 1394 enhanced AV link layer controller
PDI1394L40BE 8349 TBGA NO PB W/O ENC
PDI1394P11 3-port physical layer interface
PDI1394P11BD 3-port physical layer interface
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PDI1394P23BD 功能描述:IC IEEE 1394 LINK CTRLR 64LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標(biāo)準(zhǔn)包裝:3,000 系列:- 應(yīng)用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
PDI1394P23BD,118 功能描述:輸入/輸出控制器接口集成電路 1394 2-PORT PHY NO NEW DESIGNS RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
PDI1394P23BD,151 功能描述:輸入/輸出控制器接口集成電路 DO NOT USE ORDER -T PART RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
PDI1394P23BD,157 功能描述:輸入/輸出控制器接口集成電路 IEEE1394A 2 PORT PHY RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
PDI1394P23BD-S 功能描述:輸入/輸出控制器接口集成電路 DO NOT USE ORDER-T PART RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray