參數(shù)資料
    型號: PC7410MGSU400L
    廠商: Atmel Corp.
    英文描述: PowerPC 7410 RISC Microprocessor Product Specification
    中文描述: 7410的PowerPC RISC微處理器產(chǎn)品規(guī)格
    文件頁數(shù): 23/54頁
    文件大?。?/td> 692K
    代理商: PC7410MGSU400L
    23
    PC7410
    2141D–HIREL–02/04
    Figure 10.
    AC Test Load for the 60x Interface
    Figure 11 provides the mode select input timing diagram for the PC7410. The mode
    select inputs are sampled twice, once before and once after HRESET negation.
    Figure 11.
    Mode Input Timing Diagram
    where VM = Midpoint Voltage (OV
    DD
    /2)
    L2 Clock AC Specifications
    The L2CLK frequency is programmed by the L2 configuration register (L2CR[4:6]) core-
    to-L2 divisor ratio. See Table 18 for example core and L2 frequencies at various divi-
    sors. Table 12 provides the potential range of L2CLK output AC timing specifications as
    defined in Figure 12.
    The L2SYNC_OUT signal is intended to be routed halfway out to the SRAMs and then
    returned to the L2SYNC_IN input of the PC7410 to synchronize L2CLKOUT at the
    SRAM with the processor’s internal clock. L2CLKOUT at the SRAM can be offset for-
    ward or backward in time by shortening or lengthening the routing of L2SYNC_OUT to
    L2SYNC_IN. See Motorola Application Note AN179/D "PowerPC Backside L2 Timing
    Analysis for the PCB Design Engineer."
    The minimum L2CLK frequency of Table 12 is specified by the maximum delay of the
    internal DLL. The variable-tap DLL introduces up to a full clock period delay in the
    L2CLKOUTA, L2CLKOUTB and L2SYNC_OUT signals so that the returning
    L2SYNC_IN signal is phase aligned with the next core clock (divided by the L2 divisor
    ratio). Do not choose a core-to-L2 divisor which results in an L2 frequency below this
    minimum, or the L2CLKOUT signals provided for SRAM clocking will not be phase
    aligned with the PC7410 core clock at the SRAMs.
    The maximum L2CLK frequency shown in Table 12 is the core frequency divided by
    one. Very few L2 SRAM designs will be able to operate in this mode. Most designs will
    select a greater core-to-L2 divisor to provide a longer L2CLK period for read and write
    access to the L2 SRAMs. The maximum L2CLK frequency for any application of the
    PC7410 will be a function of the AC timings of the PC7410, the AC timings for the
    SRAM, bus loading and printed circuit board trace length.
    Atmel is similarly limited by system constraints and cannot perform tests of the L2 inter-
    face on a socketed part on a functional tester at the maximum frequencies of Table 12.
    Therefore, functional operation and AC timing information are tested at core-to-L2 divi-
    sors of 2 or greater.
    Z0 = 50
    RL = 50
    OV
    DD
    /2
    Output
    HRESET
    Mode Signals
    SYSCLK
    First sample
    Second sample
    VM
    VM
    相關PDF資料
    PDF描述
    PC7410MGSU400N PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGSU450N PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGU400L PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGU400N PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGU450N PowerPC 7410 RISC Microprocessor Product Specification
    相關代理商/技術參數(shù)
    參數(shù)描述
    PC7410MGSU400N 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGSU450L 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGSU450N 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGSU500L 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:PowerPC 7410 RISC Microprocessor Product Specification
    PC7410MGSU500N 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:PowerPC 7410 RISC Microprocessor Product Specification