參數(shù)資料
型號: PALCE20V8H-5JC/5
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: PLD
英文描述: EE CMOS 24-Pin Universal Programmable Array Logic
中文描述: EE PLD, 5 ns, PQCC28
封裝: PLASTIC, LCC-28
文件頁數(shù): 23/25頁
文件大?。?/td> 479K
代理商: PALCE20V8H-5JC/5
PALCE20V8 Family
7
USE
GAL
DEVICES
FOR
NEW
DESIGNS
Power-Up Reset
All ip-ops power up to a logic LOW for predictable system initialization. Outputs of the
PALCE20V8 depend on whether they are selected as registered or combinatorial. If registered is
selected, the output will be HIGH. If combinatorial is selected, the output will be a function of
the logic.
Register Preload
The register on the PALCE20V8 can be preloaded from the output pins to facilitate functional
testing of complex state machine designs. This feature allows direct loading of arbitrary states,
making it unnecessary to cycle through long test vector sequences to reach a desired state. In
addition, transitions from illegal states can be veried by loading illegal states and observing
proper recovery.
Security Bit
A security bit is provided on the PALCE20V8 as a deterrent to unauthorized copying of the array
conguration patterns. Once programmed, this bit defeats readback and verication of the
programmed pattern by a device programmer, securing proprietary designs from competitors.
The bit can only be erased in conjunction with the array during an erase cycle.
Electronic Signature Word
An electronic signature word is provided in the PALCE20V8. It consists of 64 bits of
programmable memory that can contain any user-dened data. The signature data is always
available to the user independent of the security bit.
Programming and Erasing
The PALCE20V8 can be programmed on standard logic programmers. It also may be erased to
reset a previously congured device back to its unprogrammed state. Erasure is automatically
performed by the programming hardware. No special erase operation is required.
Quality and Testability
The PALCE20V8 offers a very high level of built-in quality. The erasability of the device provides
a direct means of verifying performance of all AC and DC parameters. In addition, this veries
complete programmability and functionality of the device to provide the highest programming
and post-programming functional yields in the industry.
Technology
The high-speed PALCE20V8H is fabricated with Vantis’ advanced electrically erasable (EE) CMOS
process. The array connections are formed with proven EE cells. Inputs and outputs are
designed to be compatible with TTL devices. This technology provides strong input clamp
diodes, output slew-rate control, and a grounded substrate for clean switching.
PCI Compliance
PALCE20V8H devices in the -5/-7/-10 speed grades are fully compliant with the PCI Local Bus
Specication published by the PCI Special Interest Group. The PALCE20V8H’s predictable timing
ensures compliance with the PCI AC specications independent of the design. On the other
hand, in CPLD and FPGA architectures without predictable timing, PCI compliance is dependent
upon routing and product term distribution.
相關(guān)PDF資料
PDF描述
PALCE20V8Q-20JI/4 EE CMOS 24-Pin Universal Programmable Array Logic
PALCE22V10H-10JC/5 24-Pin EE CMOS (Zero Power) Versatile PAL Device
PALCE22V10H-10JI/5 24-Pin EE CMOS (Zero Power) Versatile PAL Device
PALCE22V10H-10PC/5 24-Pin EE CMOS (Zero Power) Versatile PAL Device
PALCE22V10H-10PI/5 24-Pin EE CMOS (Zero Power) Versatile PAL Device
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PALCE20V8H-5JI 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:EE CMOS 24-Pin Universal Programmable Array Logic
PALCE20V8H-5JI4 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:EE CMOS 24-Pin Universal Programmable Array Logic
PALCE20V8H-5JI5 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:EE CMOS 24-Pin Universal Programmable Array Logic
PALCE20V8H-5PC 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:EE CMOS 24-Pin Universal Programmable Array Logic
PALCE20V8H-5PC4 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:EE CMOS 24-Pin Universal Programmable Array Logic