參數(shù)資料
型號(hào): PA28F016S5-95
廠商: INTEL CORP
元件分類: PROM
英文描述: BYTE-WIDE SMART 5 FlashFile MEMORY FAMILY 4, 8, AND 16 MBIT
中文描述: 2M X 8 FLASH 5V PROM, 95 ns, PDSO44
封裝: 13.30 X 28.20 MM, PLASTIC, SOP-44
文件頁數(shù): 11/37頁
文件大?。?/td> 611K
代理商: PA28F016S5-95
E
BYTE-WIDE SMART 5 FlashFile MEMORY FAMILY
11
PRODUCT PREVIEW
000000
Block 0
Master Lock Configuration
Block 0 Lock Configuration
000001
000002
000003
010000
010002
00FFFF
Device Code
Manufacturer Code
Reserved For
Future Implementation
Block 1
Block 1 Lock Configuration
Reserved for
Future Implementation
Reserved for
Future Implementation
01FFFF
1F0000
1F0002
Block 31 Lock Configuration
Reserved for
Future Implementation
Reserved for
Future Implementation
1FFFFF
Block 31
(Blocks 16 through 30)
(Blocks 8 through 14)
(Blocks 2 through 14)
070000
070002
Block 7
Block 7 Lock Configuration
Reserved for
Future Implementation
Reserved for
Future Implementation
07FFFF
0F0000
0F0002
Block 15
Block 15 Lock Configuration
Reserved for
Future Implementation
Reserved for
Future Implementation
0FFFFF
8-Mbit
16-Mbit
4-Mbit
Figure 5. Device Identifier Code Memory Map
3.5
Read Identifier Codes
Operation
The read identifier codes operation outputs the
manufacturer code, device code, block lock
configuration codes for each block, and master lock
configuration code (see Figure 5). Using the
manufacturer and device codes, the system
software can automatically match the device with its
proper algorithms. The block lock and master lock
configuration codes identify locked and unlocked
blocks and master lock-bit setting.
3.6
Write
The CUI does not occupy an addressable memory
location. It is written when WE# and CE# are active
and OE# = V
IH
. The address and data needed to
execute a command are latched on the rising edge
of WE# or CE# (whichever goes high first).
Standard microprocessor write timings are used.
Figure 17 illustrates a write operation.
4.0
COMMAND DEFINITIONS
When the V
PP
voltage
V
PPLK
, read operations
from the status register, identifier codes, or blocks
are enabled. Placing V
PPH1/2
on V
PP
enables
successful block erase, program, and lock-bit
configuration operations.
Device operations are selected by writing specific
commands into the CUI. Table 3 defines these
commands.
相關(guān)PDF資料
PDF描述
PA28F008S5-85 BYTE-WIDE SMART 5 FlashFile MEMORY FAMILY 4, 8, AND 16 MBIT
PA28F004S5-85 BYTE-WIDE SMART 5 FlashFile MEMORY FAMILY 4, 8, AND 16 MBIT
PA28F008S5-120 BYTE-WIDE SMART 5 FlashFile MEMORY FAMILY 4, 8, AND 16 MBIT
PA28F016SC-95 BYTE-WIDE SmartVoltage FlashFile⑩ MEMORY FAMILY 4, 8, AND 16 MBIT
PA28F004SC-120 BYTE-WIDE SmartVoltage FlashFile MEMORY FAMILY 4, 8, AND 16 MBIT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PA28F016SC-120 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:BYTE-WIDE SmartVoltage FlashFile⑩ MEMORY FAMILY 4, 8, AND 16 MBIT
PA28F016SC-95 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:BYTE-WIDE SmartVoltage FlashFile⑩ MEMORY FAMILY 4, 8, AND 16 MBIT
PA28F200B5B60 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:SMART 5 BOOT BLOCK FLASH MEMORY FAMILY 2, 4, 8 MBIT
PA28F200B5B80 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:SMART 5 BOOT BLOCK FLASH MEMORY FAMILY 2, 4, 8 MBIT
PA28F200B5T60 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:SMART 5 BOOT BLOCK FLASH MEMORY FAMILY 2, 4, 8 MBIT