參數(shù)資料
型號(hào): P89LPC9221FN,112
廠商: NXP Semiconductors
文件頁(yè)數(shù): 27/46頁(yè)
文件大?。?/td> 0K
描述: IC 80C51 MCU FLASH 8K 20-DIP
標(biāo)準(zhǔn)包裝: 18
系列: LPC900
核心處理器: 8051
芯體尺寸: 8-位
速度: 18MHz
連通性: I²C,UART/USART
外圍設(shè)備: 欠壓檢測(cè)/復(fù)位,LED,POR,PWM,WDT
輸入/輸出數(shù): 18
程序存儲(chǔ)器容量: 8KB(8K x 8)
程序存儲(chǔ)器類型: 閃存
RAM 容量: 256 x 8
電壓 - 電源 (Vcc/Vdd): 2.4 V ~ 3.6 V
振蕩器型: 內(nèi)部
工作溫度: -40°C ~ 85°C
封裝/外殼: 20-DIP(0.300",7.62mm)
包裝: 管件
配用: 622-1014-ND - BOARD FOR LPC9XX TSSOP
622-1010-ND - BOARD FOR LPC922 TSSOP
622-1008-ND - BOARD FOR LPC9103 10-HVSON
622-1006-ND - SOCKET ADAPTER BOARD
568-1759-ND - EMULATOR DEBUGGER/PROGRMMR LPC9X
其它名稱: 568-3224-5
935277592112
P89LPC9221FN
Philips Semiconductors
P89LPC920/921/922/9221
8-bit microcontrollers with two-clock 80C51 core
Product data
Rev. 08 — 15 December 2004
33 of 46
9397 750 14469
Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Flash programming and erasing: There are three methods of erasing or
programming of the Flash memory that may be used. First, the Flash may be
programmed or erased in the end-user application by calling low-level routines
through a common entry point. Second, the on-chip ISP boot loader may be invoked.
This ISP boot loader will, in turn, call low-level routines through the same common
entry point that can be used by the end-user application. Third, the Flash may be
programmed or erased using the parallel method by using a commercially available
EPROM programmer which supports this device. This device does not provide for
direct verication of code memory contents. Instead this device provides a 32-bit
CRC result on either a sector or the entire 2 kB/4 kB/8 kB of user code space.
Boot ROM: When the microcontroller programs its own Flash memory, all of the
low-level details are handled by code that is contained in a Boot ROM that is separate
from the Flash memory. A user program simply calls the common entry point in the
Boot ROM with appropriate parameters to accomplish the desired operation. The
Boot ROM include operations such as erase sector, erase page, program page, CRC,
program security bit, etc. The Boot ROM occupies the program memory space at the
top of the address space from FF00H to FEFFH, thereby not conicting with the user
program memory space.
Power-on reset code execution: The P89LPC920/921/922/9221 contains two
special Flash elements: the Boot Vector and the Boot Status Bit. Following reset, the
P89LPC920/921/922/9221 examines the contents of the Boot Status Bit. If the Boot
Status Bit is set to zero, power-up execution starts at location 0000H, which is the
normal start address of the user’s application code. When the Boot Status Bit is set to
a one, the contents of the Boot Vector is used as the high byte of the execution
address and the low byte is set to 00H. The factory default setting is 1FH for the
P89LPC9221 and P89LPC922, and corresponds to the address 1F00H for the default
ISP boot loader. The factory default setting is 0FH for the P89LPC921 and
corresponds to the address 0F00H for the default ISP boot loader. The factory default
setting for the LPC920 is 07H and corresponds to the address 0700H. This boot
loader is pre-programmed at the factory into this address space and can be erased
by the user. Users who wish to use this loader should take precautions to avoid
erasing the 1 kB sector from 1C00H to 1FFFH in the P89LPC922/9221 or the
1 kB sector from 0C00H to 0FFFH in the P89LPC921, or the 1 kB sector from
0400H to 07FFH in the P89LPC920. Instead, the page erase function can be
used to erase the eight 64-byte pages which comprise the lower 512 bytes of
the sector. A custom boot loader can be written with the Boot Vector set to the
custom boot loader, if desired.
Hardware activation of the boot loader: The boot loader can also be executed by
forcing the device into ISP mode during a power-on sequence (see the
P89LPC920/921/922/9221 User’s Manual for specic information). This has the same
effect as having a non-zero Boot Status Bit. This allows an application to be built that
will normally execute user code but can be manually forced into ISP operation. If the
factory default setting for the Boot Vector is changed, it will no longer point to the
factory pre-programmed ISP boot loader code. If this happens, the only way it is
possible to change the contents of the Boot Vector is through the parallel
programming method, provided that the end user application does not contain a
customized loader that provides for erasing and reprogramming of the Boot Vector
相關(guān)PDF資料
PDF描述
VJ1825A560JBCAT4X CAP CER 56PF 200V 5% NP0 1825
VI-B3X-IY-F2 CONVERTER MOD DC/DC 5.2V 50W
VI-J4J-IY-F4 CONVERTER MOD DC/DC 36V 50W
MB96F347RSBPMC-GSE2 IC MCU 416KB FLASH/ROM 100LQFP
P87LPC760BN,112 IC 80C51 MCU 1K OTP 14-DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
P89LPC9222A1 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:8-bit microcontroller with accelerated two-clock 80C51 core 2 kB/4 kB/8 kB 3 V byte-erasable flash with 8-bit ADC
P89LPC922A1 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:8-bit microcontroller with accelerated two-clock 80C51 core 2 kB/4 kB/8 kB 3 V byte-erasable flash with 8-bit ADC
P89LPC922A1FDH 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:8-bit microcontroller with accelerated two-clock 80C51 core 2 kB/4 kB/8 kB 3 V byte-erasable flash with 8-bit ADC
P89LPC922A1FDH,112 功能描述:8位微控制器 -MCU MCU 8-Bit CISC 8KB Flash2.5V/3.3V 20Pin RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
P89LPC922A1FN 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:8-bit microcontroller with accelerated two-clock 80C51 core 2 kB/4 kB/8 kB 3 V byte-erasable flash with 8-bit ADC