Philips Semiconductors
Product specification
P3Z22V10
3V zero power, TotalCMOS
, universal PLD device
2
1997 Jul 18
853–2004 18193
FEATURES
Industry’s first TotalCMOS
22V10 – both CMOS design and
process technologies
Fast Zero Power (FZP
) design technique provides ultra-low
power and high speed
–
Static current of less than 45
μ
A
–
Dynamic current 1/10 to 1/1000 that of competitive devices
–
Pin-to-pin delay of only 10ns
True Zero Power device with no turbo bits or power down
schemes
Function/JEDEC map compatible with
Bipolar, UVCMOS, EECMOS 22V10s
Multiple packaging options featuring PCB-friendly flow-through
pinouts (SOL and TSSOP)
–
24-pin TSSOP—uses 93% less in-system space than a 28-pin
PLCC
–
24-pin SOL
–
28-pin PLCC with standard JEDEC pin-out
Available in commercial and industrial operating ranges
Supports mixed voltage systems–5V tolerant I/Os
Advanced 0.5
μ
E
2
CMOS process
1000 erase/program cycles guaranteed
20 years data retention guaranteed
Varied product term distribution with up to 16 product terms per
output for complex functions
Programmable output polarity
Synchronous preset/asynchronous reset capability
Security bit prevents unauthorized access
Electronic signature for identification
Design entry and verification using industry standard CAE tools
Reprogrammable using industry standard device programmers
DESCRIPTION
The P3Z22V10 is the first SPLD to combine high performance with
low power, without the need for “turbo bits” or other power down
FZP
design technique, which replaces conventional sense
amplifier methods for implementing product terms (a technique that
has been used in PLDs since the bipolar era) with a cascaded chain
of pure CMOS gates. This results in the combination of low power
and high speed that has previously been unattainable in the PLD
arena. For 5V operation, Philips Semiconductors offers the
P5Z22V10 that offers high speed and low power in a 5V
implementation.
The P3Z22V10 uses the familiar AND/OR logic array structure,
which allows direct implementation of sum-of-products equations.
This device has a programmable AND array which drives a fixed OR
array. The OR sum of products feeds an “Output Macro Cell”
(OMC), which can be individually configured as a dedicated input, a
combinatorial output, or a registered output with internal feedback.
ORDERING INFORMATION
ORDER CODE
PACKAGE
PROPAGATION
DELAY
TEMPERATURE
RANGE
OPERATING RANGE
DRAWING
NUMBER
P3Z22V10-DA
28-pin PLCC
10ns
0 to +70
°
C
V
CC
= 3.3V
±
10%
SOT261-3
P3Z22V10-DD
24-pin SOL
10ns
0 to +70
°
C
V
CC
= 3.3V
±
10%
SOT137-1
P3Z22V10-DDH
24-pin TSSOP
10ns
0 to +70
°
C
V
CC
= 3.3V
±
10%
SOT355-1
P3Z22V10-BA
28-pin PLCC
15ns
0 to +70
°
C
V
CC
= 3.3V
±
10%
SOT261-3
P3Z22V10-BD
24-pin SOL
15ns
0 to +70
°
C
V
CC
= 3.3V
±
10%
SOT137-1
P3Z22V10-BDH
24-pin TSSOP
15ns
0 to +70
°
C
V
CC
= 3.3V
±
10%
SOT355-1
P3Z22V10IBA
28-pin PLCC
15ns
–40 to +85
°
C
V
CC
= 3.3V
±
10%
SOT261-3
P3Z22V10IBD
24-pin SOL
15ns
–40 to +85
°
C
V
CC
= 3.3V
±
10%
SOT137-1
P3Z22V10IBDH
24-pin TSSOP
15ns
–40 to +85
°
C
V
CC
= 3.3V
±
10%
SOT355-1