![](http://datasheet.mmic.net.cn/180000/OR2T06A-6J144I_datasheet_11340927/OR2T06A-6J144I_59.png)
Data Sheet
June 1999
ORCA Series 2 FPGAs
Lucent Technologies Inc.
59
Special Function Blocks (continued)
Fig.5.3(F)
Figure 52. Instruction Register Scan Timing Diagram
Boundary-Scan Timing
To ensure race-free operation, data changes on specific clock edges. The TMS and TDI inputs are clocked in on
the rising edge of TCK, while changes on TDO occur on the falling edge of TCK. In the execution of an EXTEST
instruction, parallel data is output from the BSR to the FPGA pads on the falling edge of TCK. The maximum fre-
quency allowed for TCK is 10 MHz.
Figure 52 shows timing waveforms for an instruction scan operation. The diagram shows the use of TMS to
sequence the TAPC through states. The test host (or BSM) changes data on the falling edge of TCK, and it is
clocked into the DUT on the rising edge.
TE
ST
-LO
G
IC
-RES
E
T
RUN-TES
T
/IDLE
SE
LECT-DR-S
C
AN
CAP
T
UR
E-IR
S
H
IFT
-I
R
EX
IT
1-I
R
PA
USE
-IR
EX
IT
2-I
R
S
H
IFT
-I
R
EX
IT
1-I
R
UPDA
T
E
-IR
RUN-TE
ST/
IDLE
SE
LECT
-I
R-SCA
N
TCK
TMS
TDI