參數(shù)資料
型號: MX29LV008T
廠商: Macronix International Co., Ltd.
英文描述: Single Output LDO, 150mA, Adj.(1.5 to 6.0V), Low Quiescent Current, Thermal Protection 5-SOT-23 -40 to 125
中文描述: 800萬位[100萬× 8] CMOS單電壓3V時僅閃存
文件頁數(shù): 15/52頁
文件大小: 471K
代理商: MX29LV008T
15
P/N:PM0718
MX29LV008T/B
REV. 1.0, JUL. 31, 2001
During an Automatic Program or Erase algorithm opera-
tion, successive read cycles to any address cause Q6
to toggle. The system may use either OE or CE to con-
trol the read cycles. When the operation is complete, Q6
stops toggling.
After an erase command sequence is written, if all sec-
tors selected for erasing are protected, Q6 toggles and
returns to reading array data. If not all selected sectors
are protected, the Automatic Erase algorithm erases the
unprotected sectors, and ignores the selected sectors
that are protected.
The system can use Q6 and Q2 together to determine
whether a sector is actively erasing or is erase sus-
pended. When the device is actively erasing (that is, the
Automatic Erase algorithm is in progress), Q6 toggling.
When the device enters the Erase Suspend mode, Q6
stops toggling. However, the system must also use Q2
to determine which sectors are erasing or erase-sus-
pended. Alternatively, the system can use Q7.
If a program address falls within a protected sector, Q6
toggles for approximately 2 us after the program com-
mand sequence is written, then returns to reading array
data.
Q6 also toggles during the erase-suspend-program mode,
and stops toggling once the Automatic Program algo-
rithm is complete.
Table 7 shows the outputs for Toggle Bit I on Q6.
Q2:Toggle Bit II
The "Toggle Bit II" on Q2, when used with Q6, indicates
whether a particular sector is actively eraseing (that is,
the Automatic Erase alorithm is in process), or whether
that sector is erase-suspended. Toggle Bit II is valid
after the rising edge of the final WE or CE, whichever
happens first, in the command sequence.
Q2 toggles when the system reads at addresses within
those sectors that have been selected for erasure. (The
system may use either OE or CE to control the read
cycles.) But Q2 cannot distinguish whether the sector
is actively erasing or is erase-suspended. Q6, by com-
parison, indicates whether the device is actively eras-
ing, or is in Erase Suspend, but cannot distinguish which
sectors are selected for erasure. Thus, both status bits
are required for sectors and mode information. Refer to
Table 7 to compare outputs for Q2 and Q6.
Reading Toggle Bits Q6/ Q2
Whenever the system initially begins reading toggle bit
status, it must read Q7-Q0 at least twice in a row to
determine whether a toggle bit is toggling. Typically, the
system would note and store the value of the toggle bit
after the first read. After the second read, the system
would compare the new value of the toggle bit with the
first. If the toggle bit is not toggling, the device has
completed the program or erase operation. The system
can read array data on Q7-Q0 on the following read cycle.
However, if after the initial two read cycles, the system
determines that the toggle bit is still toggling, the sys-
tem also should note whether the value of Q5 is high
(see the section on Q5). If it is, the system should then
determine again whether the toggle bit is toggling, since
the toggle bit may have stopped toggling just as Q5 went
high. If the toggle bit is no longer toggling, the device
has successfuly completed the program or erase opera-
tion. If it is still toggling, the device did not complete the
operation successfully, and the system must write the
reset command to return to reading array data.
The remaining scenario is that system initially determines
that the toggle bit is toggling and Q5 has not gone high.
The system may continue to monitor the toggle bit and
Q5 through successive read cycles, determining the sta-
tus as described in the previous paragraph. Alterna-
tively, it may choose to perform other system tasks. In
this case, the system must start at the beginning of the
algorithm when it returns to determine the status of the
operation.
Q5
Exceeded Timing Limits
Q5 will indicate if the program or erase time has ex-
ceeded the specified limits(internal pulse count). Under
these conditions Q5 will produce a "1". This time-out
condition indicates that the program or erase cycle was
not successfully completed. Data Polling and Toggle Bit
are the only operating functions of the device under this
condition.
If this time-out condition occurs during sector erase op-
相關(guān)PDF資料
PDF描述
MX29LV008TTI-70 8M-BIT [1M x 8] CMOS SINGLE VOLTAGE 3V ONLY FLASH MEMORY
MX29LV008BTI-70 8M-BIT [1M x 8] CMOS SINGLE VOLTAGE 3V ONLY FLASH MEMORY
MX29LV040QI-70 4M-BIT [512K x 8] CMOS SINGLE VOLTAGE 3V ONLY EQUAL SECTOR FLASH MEMORY
MX29LV040QI-90 4M-BIT [512K x 8] CMOS SINGLE VOLTAGE 3V ONLY EQUAL SECTOR FLASH MEMORY
MX29LV040 0.5A 30V Schottky Rectifier; Package: SOD-123 2 LEAD; No of Pins: 2; Container: Tape and Reel; Qty per Container: 3000
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MX29LV040CQC-55Q 制造商:Macronix International Co Ltd 功能描述:4M (512K X8) 70NS 32PLCC
MX29LV040CQC-70G 制造商:Macronix International Co Ltd 功能描述:MX29LV Series 3 V 4 Mb (512K x 8) 70 ns Parallel Flash - PLCC-32
MX29LV040CQC-90G 制造商:MISCELLANEOUS 功能描述: 制造商:Macronix International Co Ltd 功能描述:IC FLASH 4MBIT 90NS 32PLCC 制造商:Macronix International Co Ltd 功能描述:MX29LV Series 3 V 4 Mb (512K x 8) 90 ns Parallel Flash - PLCC-32
MX29LV040CQI-55Q 制造商:Macronix International Co Ltd 功能描述:IC FLASH 4MBIT 55NS 32PLCC 制造商:Macronix International Co Ltd 功能描述:MX29LV Series 3 V 4 Mb (512K x 8) 55 ns Parallel Flash - PLCC-32
MX29LV040CQI-70G 功能描述:IC FLASH PAR 3V 4MB 70NS 32PLCC RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:MX29LV 標準包裝:1 系列:- 格式 - 存儲器:閃存 存儲器類型:閃存 - NAND 存儲容量:4G(256M x 16) 速度:- 接口:并聯(lián) 電源電壓:2.7 V ~ 3.6 V 工作溫度:0°C ~ 70°C 封裝/外殼:48-TFSOP(0.724",18.40mm 寬) 供應商設備封裝:48-TSOP I 包裝:Digi-Reel® 其它名稱:557-1461-6