參數(shù)資料
型號: MTB60N06HDT4
廠商: MOTOROLA INC
元件分類: JFETs
英文描述: 60 A, 60 V, 0.014 ohm, N-CHANNEL, Si, POWER, MOSFET
文件頁數(shù): 11/12頁
文件大小: 280K
代理商: MTB60N06HDT4
MTB60N06HD
8
Motorola TMOS Power MOSFET Transistor Device Data
INFORMATION FOR USING THE D2PAK SURFACE MOUNT PACKAGE
RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS
Surface mount board layout is a critical portion of the total
design. The footprint for the semiconductor packages must be
the correct size to ensure proper solder connection interface
between the board and the package. With the correct pad
geometry, the packages will self align when subjected to a
solder reflow process.
mm
inches
0.74
18.79
0.065
1.651
0.07
1.78
0.14
3.56
0.330
8.38
0.420
10.66
POWER DISSIPATION FOR A SURFACE MOUNT DEVICE
The power dissipation for a surface mount device is a
function of the drain pad size.
These can vary from the
minimum pad size for soldering to a pad size given for
maximum power dissipation. Power dissipation for a surface
mount device is determined by TJ(max), the maximum rated
junction temperature of the die, R
θJA, the thermal resistance
from the device junction to ambient, and the operating
temperature, TA. Using the values provided on the data sheet,
PD can be calculated as follows:
PD =
TJ(max) – TA
R
θJA
The values for the equation are found in the maximum
ratings table on the data sheet. Substituting these values into
the equation for an ambient temperature TA of 25°C, one can
calculate the power dissipation of the device. For a D2PAK
device, PD is calculated as follows.
PD =
150
°C – 25°C
50
°C/W
= 2.5 Watts
The 50
°C/W for the D2PAK package assumes the use of the
recommended footprint on a glass epoxy printed circuit board
to achieve a power dissipation of 2.5 Watts. There are other
alternatives to achieving higher power dissipation from the
surface mount packages. One is to increase the area of the
drain pad. By increasing the area of the drain pad, the power
dissipation can be increased. Although one can almost double
the power dissipation with this method, one will be giving up
area on the printed circuit board which can defeat the purpose
of using surface mount technology. For example, a graph of
R
θJA versus drain pad area is shown in Figure 17.
Figure 17. Thermal Resistance versus Drain Pad
Area for the D2PAK Package (Typical)
2.5 Watts
A, AREA (SQUARE INCHES)
Board Material = 0.0625
G–10/FR–4, 2 oz Copper
TA = 25°C
60
70
50
40
30
20
16
14
12
10
8
6
4
2
0
3.5 Watts
5 Watts
T
O
AMBIENT
(
C/W)°
R
JA
,THERMAL
RESIST
ANCE,
JUNCTION
θ
Another alternative would be to use a ceramic substrate or
an aluminum core board such as Thermal Clad
. Using a
board material such as Thermal Clad, an aluminum core
board, the power dissipation can be doubled using the same
footprint.
相關(guān)PDF資料
PDF描述
MTB60N06HD 60 A, 60 V, 0.014 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB60N06HDT4 60 A, 60 V, 0.014 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB75N03HDL 75 A, 25 V, 0.009 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB75N03HDLT4 75 A, 25 V, 0.009 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB75N06HDT4 75 A, 60 V, 0.01 ohm, N-CHANNEL, Si, POWER, MOSFET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MTB60N06J3 制造商:CYSTEKEC 制造商全稱:Cystech Electonics Corp. 功能描述:N -Channel Enhancement Mode Power MOSFET
MTB60N10E7L 制造商:Rochester Electronics LLC 功能描述:- Bulk
MTB60N10E7LT4 制造商:Motorola Inc 功能描述:
MTB60P06H8 制造商:CYSTEKEC 制造商全稱:Cystech Electonics Corp. 功能描述:P-Channel Logic Level Enhancement Mode Power MOSFET
MTB6N60 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:TMOS POWER FET 6.0 AMPERES 600 VOLTS