
5
XMEGA C3 [DATASHEET]
8492F–AVR–07/2013
3.1
Block Diagram
Figure 3-1.
XMEGA C3 block diagram.
Power
Supervision
POR/BOD &
RESET
PORT A (8)
PORT B (8)
SRAM
ADCA
ACA
OCD
Int. Refs.
PDI
PA[0..7]
PB[0..7]
Watchdog
Timer
Watchdog
Oscillator
Interrupt
Controller
DATA BUS
Prog/Debug
Controller
VCC
GND
Oscillator
Circuits/
Clock
Generation
Oscillator
Control
Real Time
Counter
Event System
Controller
AREFA
AREFB
PDI_DATA
RESET/
PDI_CLK
Sleep
Controller
CRC
PORT C (8)
PC[0..7]
T
CC0:1
US
ART
C0
TWI
C
SP
IC
PD[0..7]
PE[0..7]
PORT D (8)
T
CD0
US
ART
D0
SP
ID
TC
E
0
USART
E
0
TWI
E
PORT E (8)
Tempref
VCC/10
PORT R (2)
XTAL1
XTAL2
PR[0..1]
DATA BUS
NVM Controller
M
O
R
P
E
h
s
a
l
F
IRCOM
BUS Matrix
CPU
TOSC1
TOSC2
TCF0
PF[0..7]
PO
RT
F
(8
)
EVENT ROUTING NETWORK
To Clock
Generator
USB
Digital function
Analog function /Oscillators
Programming, debug, test
External clock /Crystal pins
General Purpose I /O
Ground
Power