參數(shù)資料
型號: MP3274
廠商: Exar Corporation
英文描述: Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
中文描述: 故障保護(hù)32頻道,12位數(shù)據(jù)采集子系統(tǒng)
文件頁數(shù): 7/16頁
文件大?。?/td> 170K
代理商: MP3274
MP3274
7
Rev. 4.00
The MP3274 is easily interfaced to a wide variety of micropro-
cessors and other digital systems. Discussion of the timing re-
quirements of the MP3274 control signals will provide the sys-
tem designer with useful insight into the operation of the device.
Figure 1.shows a complete timing diagram for the MP3274
convert start operation.
Either WR or CS may be used to initiate a conversion. We
recommend using WR as used in Figure 1. It is quieter and has
less propagation delay than CS. If CS is used to trigger the con-
version the specified set-up times will be longer.
A conversion is started by taking WR low, then high again
(conversion is enabled on the rising edge of WR). There are two
possible conditions that will affect conversion timing.
1. ADEN = 1. At the falling edge of WR, the input channel is
determined by the data present on the address bits. The
track and hold begins to settle after which STL returns low,
indicating that the multiplexer and the buffer amp have set-
tled to less than 1/2 LSB of final value. If the rising edge of
WR returns high prior to STL going low, conversion will begin
on the falling edge of STL. If the rising edge of WR is delayed
until after STL returns low, the input signal is sampled and
the conversion is started at the rising edge of WR giving the
user better control of the sampling time.
2. ADEN = 0. At the falling edge of WR the data present at the
address is ignored and the channel selected during the pre-
vious conversion remains selected. In this case the track
and hold settling time is omitted and STL never goes high. At
the rising edge of WR the input signal is sampled, and con-
version is started.
There are two possible states that the data outputs could be in
during a conversion.
1. If RD is held high during a conversion the outputs would re-
main high impedance throughout the conversion. This is the
preferred method of operation as any noise present on the
data bus is rejected.
2. If RD and CS are held low during a conversion, the data pre-
sent will be from the previous conversion until the present
conversion is completed when STS returns low. The data
from the new conversion will appear on the outputs. The
state of RD or CS should not change during a conversion.
Once a conversion is started and the STL or STS line goes
high, convert start commands will be ignored until the conver-
sion cycle is completed. The output data buffers cannot be en-
abled during conversion. In addition, all inputs and outputs
which change during conversion can introduce noise, and
should be avoided when possible.
ADC Control Timing
Table 2. ADC Write Timing
(See Figure 1.)
25
°
C
Tmin to
Tmax
Limits
Comments/Test Conditions
CS to WR Set-Up Time
CS to WR Hold Time
Address to WR Set-Up Time
Address to WR Hold Time
WR Pulse Width
ADEN to WR Set-Up Time
t
1
t
2
t
3
t
4
t
5
t
6
0
0
0
0
80
0
0
0
0
80
0
ns min
ns min
ns min
ns min
ns min
ns min
ADC Conversion Timing
WR to STL Delay
t
7
150
150
ns max
Load ckt of Figure 5, C
L
= 20 pF,
ADEN = 1
Load ckt of Figure 5, C
L
= 20 pF
Load ckt of Figure 5, C
L
= 20 pF
STL = 0 when ADEN = 0
STL High (mux/amp settle)
STL to STS Low (Converting)
WR to STS High (ADEN = 0)
WR to STS Low (ADEN = 1)
STS High to Bus Relinquish Time
STS Low to Data Valid (RD = 0)
t
8
t
9
t
12
t
10
t
13
t
14
10
15
200
15
150
50
15
20
250
20
150
50
μ
s max
μ
s max
ns max
μ
s max
ns max
ns max
Load ckt of Figure 4
Load ckt of Figure 3, C
L
= 20 pF
ADC Write Timing
Time
Interval
相關(guān)PDF資料
PDF描述
MP3274AG Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
MP3274AP Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
MP3274SG Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
MP3275 Fault Protected 16 Channel, 12-Bit Data Acquisition Subsystem
MP3275AE Fault Protected 16 Channel, 12-Bit Data Acquisition Subsystem
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MP3274AG 制造商:EXAR 制造商全稱:EXAR 功能描述:Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
MP3274AP 制造商:EXAR 制造商全稱:EXAR 功能描述:Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
MP3274SG 制造商:EXAR 制造商全稱:EXAR 功能描述:Fault Protected 32 Channel, 12-Bit Data Acquisition Subsystem
MP3275 制造商:EXAR 制造商全稱:EXAR 功能描述:Fault Protected 16 Channel, 12-Bit Data Acquisition Subsystem
MP3275AE 制造商:EXAR 制造商全稱:EXAR 功能描述:Fault Protected 16 Channel, 12-Bit Data Acquisition Subsystem