參數(shù)資料
型號: MCP3008T-I/SL
廠商: Microchip Technology
文件頁數(shù): 34/40頁
文件大?。?/td> 0K
描述: IC ADC 10BIT 2.7V 8CH SPI 16SOIC
標(biāo)準包裝: 2,600
位數(shù): 10
采樣率(每秒): 200k
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 8 個單端,單極;4 個偽差分,單極
MCP3004/3008
DS21295D-page 4
2008 Microchip Technology Inc.
Leakage Current
0.001
±1
A
Switch Resistance
1000
Ω
Sample Capacitor
20
pF
Digital Input/Output
Data Coding Format
Straight Binary
High Level Input Voltage
VIH
0.7 VDD
——
V
Low Level Input Voltage
VIL
0.3 VDD
V
High Level Output Voltage
VOH
4.1
V
IOH = -1 mA, VDD = 4.5V
Low Level Output Voltage
VOL
——
0.4
V
IOL = 1 mA, VDD = 4.5V
Input Leakage Current
ILI
-10
10
A
VIN = VSS or VDD
Output Leakage Current
ILO
-10
10
A
VOUT = VSS or VDD
Pin Capacitance
(All Inputs/Outputs)
CIN,
COUT
——
10
pF
VDD = 5.0V (Note 1)
TA = 25°C, f = 1 MHz
Timing Parameters
Clock Frequency
fCLK
——
3.6
1.35
MHz
VDD = 5V (Note 3)
VDD = 2.7V (Note 3)
Clock High Time
tHI
125
ns
Clock Low Time
tLO
125
ns
CS Fall To First Rising CLK Edge
tSUCS
100
ns
CS Fall To Falling CLK Edge
tCSD
——
0
ns
Data Input Setup Time
tSU
50
ns
Data Input Hold Time
tHD
50
ns
CLK Fall To Output Data Valid
tDO
——
125
200
ns
VDD = 5V, See Figure 1-2
VDD = 2.7V, See Figure 1-2
CLK Fall To Output Enable
tEN
——
125
200
ns
VDD = 5V, See Figure 1-2
VDD = 2.7V, See Figure 1-2
CS Rise To Output Disable
tDIS
100
ns
See Test Circuits, Figure 1-2
CS Disable Time
tCSH
270
ns
D
OUT Rise Time
tR
100
ns
See Test Circuits, Figure 1-2
D
OUT Fall Time
tF
100
ns
See Test Circuits, Figure 1-2
ELECTRICAL SPECIFICATIONS (CONTINUED)
Electrical Characteristics:
Unless otherwise noted, all parameters apply at VDD = 5V, VREF = 5V,
TA = -40°C to +85°C, fSAMPLE = 200 ksps and fCLK = 18*fSAMPLE. Unless otherwise noted, typical values apply for
VDD = 5V, TA = +25°C.
Parameter
Sym
Min
Typ
Max
Units
Conditions
Note 1:
This parameter is established by characterization and not 100% tested.
2:
See graphs that relate linearity performance to VREF levels.
3:
Because the sample cap will eventually lose charge, effective clock rates below 10 kHz can affect linearity
performance, especially at elevated temperatures. See Section 6.2 “Maintaining Minimum Clock
Speed”
, “Maintaining Minimum Clock Speed”, for more information.
相關(guān)PDF資料
PDF描述
MS3106E18-5S CONN PLUG 3POS STRAIGHT W/SCKT
V110A3V3M150B CONVERTER MOD DC/DC 3.3V 150W
V48B3V3M150BG3 CONVERTER MOD DC/DC 3.3V 150W
MS3106F16-12P CONN PLUG 1POS STRAIGHT W/PINS
VE-BTR-MX-F2 CONVERTER MOD DC/DC 7.5V 75W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MCP3009 制造商:未知廠家 制造商全稱:未知廠家 功能描述:NON-ZERO-CROSSING TRIACS
MCP300X 制造商:MICROCHIP 制造商全稱:Microchip Technology 功能描述:MCP300X 10-Bit Analog-to-Digital Converters
MCP3010 制造商:未知廠家 制造商全稱:未知廠家 功能描述:NON-ZERO-CROSSING TRIACS
MCP3011 制造商:未知廠家 制造商全稱:未知廠家 功能描述:NON-ZERO-CROSSING TRIACS
MCP3012 制造商:未知廠家 制造商全稱:未知廠家 功能描述:NON-ZERO-CROSSING TRIACS