參數(shù)資料
型號(hào): MC74F163AJ
廠商: MOTOROLA INC
元件分類: 通用總線功能
英文描述: SYNCHRONOUS PRESETTABLE BINARY COUNTER
中文描述: F/FAST SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, CDIP16
封裝: CERAMIC, DIP-16
文件頁數(shù): 2/4頁
文件大小: 99K
代理商: MC74F163AJ
4-76
FAST AND LS TTL DATA
MC74F161A
MC74F163A
CP
D
NOTE:
This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
LOGIC DIAGRAM
DETAIL A
DETAIL A
DETAIL A
DETAIL A
P0
P1
P3
P2
CEP
CET
CP
Q0
Q1
Q2
Q3
MR (MC74F161A)
SR (MC74F163A)
Q0
Q0
TC
CP
CP D
Q
Q
CD
MC74F161A
MC74F163A
MC74F163A
ONLY
MC74F161A
ONLY
PE
FUNCTIONAL DESCRIPTION
The MC74F161A and MC74F163A count in modulo-16
binary sequence. From state 15 (HHHH) they increment to
state 0 (LLLL). The clock inputs of all flip-flops are driven in
parallel through a clock buffer. Thus all changes of the Q out-
puts (except due to Master Reset of the MC74F161A) occur
as a result of, and synchronous with, the LOW-to-HIGH transi-
tion of the CP input signal. The circuits have four fundamental
modes of operation, in order of precedence: asynchronous re-
set (MC74F161A), synchronous reset (MC74F163A), parallel
load, count-up and hold. Five control inputs
Master Reset
(MR, MC74F161A), Synchronous Reset (SR, MC74F163A),
Parallel Enable (PE), Count Enable Parallel (CEP) and Count
Enable Trickle (CET) — determine the mode of operation, as
shown in the Function Table. A LOW signal on MR overrides
all other inputs and asynchronously forces all outputs LOW. A
LOW signal on SR overrides counting and parallel loading
and allows all outputs to go LOW on the next rising edge of
CP. A LOW signal on PE overrides counting and allows infor-
mation on the Parallel Data (Pn) inputs to be loaded into the
flip-flops on the next rising edge of CP. With PE and MR
(MC74F161A) or SR (MC74F163A) HIGH, CEP and CET per-
mit counting when both are HIGH. Conversely, a LOW signal
on either CEP or CET inhibits counting.
The MC74F161A and MC74F163A use D-type edge-trig-
gered flip-flops and changing the SR, PE, CEP, and CET in-
puts when the CP is in either state does not cause errors, pro-
vided that the recommended setup and hold times, with
respect to the rising edge of CP, are observed.
相關(guān)PDF資料
PDF描述
MC74F163AN SYNCHRONOUS PRESETTABLE BINARY COUNTER
MC74F245 OCTAL BIDIRECTIONAL TRANSCEIVER WITH 3-STATE INPUTS/OUTPUTS
MC74F257A QUAD 2-INPUT MULTIPLEXER WITH 3-STATE OUTPUTS
MC74F258A QUAD 2-INPUT MULTIPLEXER WITH 3-STATE OUTPUTS
MC74F269 8-BIT BIDIRECTIONAL BINARY COUNTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC74F163AML1 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC74F163AN 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC74F164 WAF 制造商:ON Semiconductor 功能描述:
MC74F164D 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC74F164M 制造商:ON Semiconductor 功能描述: