MOTOROLA
xii
MC68331
USER’S MANUAL
(Continued)
Title
Figure
Page
LIST OF ILLUSTRATIONS
6-3
6-4
6-5
6-5
6-5
6-6
6-6
6-7
6-8
7-1
7-2
7-3
7-4
7-5
7-6
A-1
A-2
A-3
A-4
A-5
A-6
A-7
A-8
A-9
A-10
A-11
A-12
A-13
A-14
A-15
A-16
A-17
A-18
A-19
B-1
B-2
D-1
D-2
QSPI RAM....................................................................................................... 6-7
Flowchart of QSPI Initialization Operation..................................................... 6-11
Flowchart of QSPI Master Operation (Part 1) ............................................... 6-12
Flowchart of QSPI Master Operation (Part 2) ............................................... 6-13
Flowchart of QSPI Master Operation (Part 3) ............................................... 6-14
Flowchart of QSPI Slave Operation (Part 1) ................................................. 6-15
Flowchart of QSPI Slave Operation (Part 2) ................................................. 6-16
SCI Transmitter Block Diagram..................................................................... 6-23
SCI Receiver Block Diagram......................................................................... 6-24
GPT Block Diagram......................................................................................... 7-2
Prescaler Block Diagram................................................................................. 7-9
Capture/Compare Unit Block Diagram.......................................................... 7-10
Input Capture Timing Example...................................................................... 7-12
Pulse Accumulator Block Diagram................................................................ 7-15
PWM Block Diagram..................................................................................... 7-16
CLKOUT Output Timing Diagram..................................................................A-12
External Clock Input Timing Diagram............................................................A-12
ECLK Output Timing Diagram.......................................................................A-12
Read Cycle Timing Diagram .........................................................................A-13
Write Cycle Timing Diagram..........................................................................A-14
Fast Termination Read Cycle Timing Diagram .............................................A-15
Fast Termination Write Cycle Timing Diagram..............................................A-16
Bus Arbitration Timing Diagram — Active Bus Case ....................................A-17
Bus Arbitration Timing Diagram — Idle Bus Case ........................................A-18
Show Cycle Timing Diagram.........................................................................A-18
Chip Select Timing Diagram..........................................................................A-19
Reset and Mode Select Timing Diagram.......................................................A-19
Background Debugging Mode Timing Diagram—Serial Communication......A-21
Background Debugging Mode Timing Diagram —Freeze Assertion.............A-21
ECLK Timing Diagram...................................................................................A-23
QSPI Timing — Master, CPHA = 0 ...............................................................A-25
QSPI Timing — Master, CPHA = 1 ...............................................................A-25
QSPI Timing — Slave, CPHA = 0 .................................................................A-26
QSPI Timing — Slave, CPHA = 1 .................................................................A-26
132-Pin Plastic Surface Mount Package Pin Assignments.............................B-2
144-Pin Plastic Surface Mount Package Pin Assignments.............................B-3
User Programming Model ...............................................................................D-2
Supervisor Programming Model Supplement..................................................D-2