MC34152 MC33152
5
MOTOROLA ANALOG IC DEVICE DATA
I
I
Figure 13. Drive Output Rise and Fall Time
versus Load Capacitance
Figure 14. Supply Current versus Drive
Output Load Capacitance
Figure 15. Supply Current versus Input Frequency
Figure 16. Supply Current versus Supply Voltage
CL, OUTPUT LOAD CAPACITANCE (nF)
–
t
tf
tr
80
60
40
20
0
0.1
1.0
10
VCC = 12 V
VIN = 0 V to 5.0 V
TA = 25
°
C
CL, OUTPUT LOAD CAPACITANCE (nF)
80
60
40
20
0
0.1
1.0
10
VCC = 12 V
Both Logic Inputs Driven
0 V to 5.0 V
50% Duty Cycle
Both Drive Outputs Loaded
TA = 25
°
C
f = 500 kHz
f = 200 kHz
f = 50 kHz
80
60
40
20
010 k
100
1.0 M
I
1
2
3
4
Both Logic Inputs Driven
0 V to 5.0 V,
50% Duty Cycle
Both Drive Outputs Loaded
TA = 25
°
C
1 – VCC = 18 V, CL = 2.5 nF
2 – VCC = 12 V, CL = 2.5 nF
3 – VCC = 18 V, CL = 1.0 nF
4 – VCC = 12 V, CL = 1.0 nF
f, INPUT FREQUENCY (Hz)
VCC, SUPPLY VOLTAGE (V)
8.0
6.0
4.0
2.0
00
4.0
8.0
12
16
TA = 25
°
C
Logic Inputs at VCC
Low State Drive Outputs
Logic Inputs Grounded
High State Drive Outputs
APPLICATIONS INFORMATION
Description
The MC34152 is a dual noninverting high speed driver
specifically designed to interface low current digital circuitry
with power MOSFETs. This device is constructed with
Schottky clamped Bipolar Analog technology which offers a
high degree of performance and ruggedness in hostile
industrial environments.
Input Stage
The Logic Inputs have 170 mV of hysteresis with the input
threshold centered at 1.67 V. The input thresholds are
insensitive to VCC making this device directly compatible with
CMOS and LSTTL logic families over its entire operating
voltage range. Input hysteresis provides fast output switching
that is independent of the input signal transition time,
preventing output oscillations as the input thresholds are
crossed. The inputs are designed to accept a signal
amplitude ranging from ground to VCC. This allows the output
of one channel to directly drive the input of a second channel
for master–slave operation. Each input has a 30 k
pull–down resistor so that an unconnected open input will
cause the associated Drive Output to be in a known low state.
Output Stage
Each totem pole Drive Output is capable of sourcing and
sinking up to 1.5 A with a typical ‘on’ resistance of 2.4
at
1.0 A. The low ‘on’ resistance allows high output currents to
be attained at a lower VCC than with comparative CMOS
drivers. Each output has a 100 k
pull–down resistor to keep
the MOSFET gate low when VCC is less than 1.4 V. No over
current or thermal protection has been designed into the
device, so output shorting to VCC or ground must be avoided.
Parasitic inductance in series with the load will cause the
driver outputs to ring above VCC during the turn–on transition,
and below ground during the turn–off transition. With CMOS
drivers, this mode of operation can cause a destructive
output latch–up condition. The MC34152 is immune to output
latch–up. The Drive Outputs contain an internal diode to VCC
for clamping positive voltage transients. When operating with
VCC at 18 V, proper power supply bypassing must be
observed to prevent the output ringing from exceeding the
maximum 20 V device rating. Negative output transients are
clamped by the internal NPN pull–up transistor. Since full
supply voltage is applied across the NPN pull–up during the
negative output transient, power dissipation at high
frequencies can become excessive. Figures 19, 20, and 21
show a method of using external Schottky diode clamps to
reduce driver power dissipation.
Undervoltage Lockout
An undervoltage lockout with hysteresis prevents erratic
system operation at low supply voltages. The UVLO forces
the Drive Outputs into a low state as VCC rises from 1.4 V to