參數(shù)資料
型號(hào): MC1377P
廠商: MOTOROLA INC
元件分類(lèi): 顏色信號(hào)轉(zhuǎn)換
英文描述: COLOR TELEVISION RGB to PAL/NTSC ENCODER
中文描述: COLOR SIGNAL ENCODER, PDIP20
封裝: PLASTIC, DIP-20
文件頁(yè)數(shù): 8/18頁(yè)
文件大小: 643K
代理商: MC1377P
MC1377
8
MOTOROLA ANALOG IC DEVICE DATA
APPLICATION INFORMATION
Figure 8. Signal Voltages
(Circuit Values of Figure 7)
4.4V
Limits
for DC
Coupled
Inputs
(a)
(b)
(c)
(d)
(e)
(f)
(g)
(h)
(i)
1.0Vpp
1.0Vpp
1.0Vpp
2.2V
5.0
4.0
3.0
8.2 Max
1.7 Min
0.9 Max
0
–0.5 Min
10.5
10.0
9.5
4.35
4.0
3.65
5.2
4.3
2.6
2.1
Luminance
Input
(Pin 8)
Luminance
Output
(Pin 6)
Chroma
Input
(Pin 10)
Chroma
Output
(Pin 13)
Sync
Input
(Pin 2)
Composite
Output
(Pin 9)
100%
Blue
Input
(Pin 5)
100%
Red
Input
(Pin 3)
100%
Green
Input
(Pin 4)
R, G, B Input Levels
The signal levels into Pins 3, 4, 5 should be 1.0 Vpp for fully
saturated, standard composite video output levels as shown
in Figure 9(d). The inputs require 1.0 Vpp since the internally
generated sync pulse and color burst are at fixed and
predetermined amplitudes.
Further, it is essential that the portion of each input which
occurs during the sync interval represent black for that input
since that level will be clamped to reference black in the color
modulators and output stage. This implies that a refinement,
such as a difference between black and blanking levels, must
be incorporated in the RGB input signals.
If Y, R–Y, B–Y and burst flag components are available and
the MC1377 is operating in NTSC, inputs may be as follows:
the Y component can be coupled through a 15 pF capacitor
to Pins 3, 4 and 5 tied together; the (–[R–Y]) component can
be coupled to Pin 12 through a 0.1
μ
F capacitor, and the
(–[B–Y]) and burst flag components can be coupled to Pin 11
in a similar manner.
Sync Input
As shown in Figure 9(e), the sync input amplitude can be
varied over a wide latitude, but will require bias pull–up from
most sync sources. The important requirements are:
1)The voltage level between sync pulses must be between
1.7 V and 8.2 V, see Figure 9(e).
2)The voltage level for the sync tips must be between
+0.9 V and – 0.5 V, to prevent substrate leakage in the IC,
see Figure 9(e).
3)The width of the sync pulse should be no longer than
5.2
μ
s and no shorter than 2.5
μ
s.
For PAL operation, correctly serrated vertical sync is
necessary to properly trigger the PAL divider. In NTSC mode,
simplified “block” vertical sync can be used but the loss of
proper horizontal timing may cause “top hook” or “flag
waving” in some monitors. An interesting note is that
composite video can be used directly as a sync signal,
provided that it meets the sync input criteria.
Latching Ramp (Burst Flag) Generator
The recommended application is to connect a close
tolerance (5%) 0.001
μ
F capacitor from Pin 1 to ground and a
resistor of 51 k
or 56 k
from Pin 1 to VB (Pin 16). This will
produce a burst pulse of 2.5
μ
s to 3.5
μ
s in duration, as
shown in Figure 10. As the ramp on Pin 1 rises toward the
charging voltage of 8.2 V, it passes first through a burst “start
threshold” at 1.0 V, then a “stop threshold” at 1.3 V, and finally
a ramp reset threshold at 5.0 V. If the resistor is reduced to
43 k
, the ramp will rise more quickly, producing a narrower
and earlier burst pulse (starting approx. 0.4
μ
s after sync and
about 0.6
μ
s wide). The burst will be wider and later if the
resistor is raised to 62 k
, but more importantly, the 5.0 V
reset point may not be reached in one full line interval,
resulting in loss of alternate burst pulses.
As mentioned earlier, the ramp method does produce
burst at full line intervals on the “vertical porches.” If this is not
desired, and the MC1377 is operating in the NTSC mode,
burst flag may be applied to Pin 1 provided that the tip of the
pulse is between 1.0 Vdc and 1.3 Vdc. In PAL mode this
method is not suitable, since the ramp isn’t available to drive
the PAL flip–flop. Another means of inhibiting the burst pulse
is to set Pin 1 either above 1.3 Vdc or below 1.0 Vdc for the
duration that burst is not desired.
相關(guān)PDF資料
PDF描述
MC1378FN COLOR TELEVISION COMPOSITE VIDEO OVERLAY SYNCHRONIZER
MC1378P COLOR TELEVISION COMPOSITE VIDEO OVERLAY SYNCHRONIZER
MC141539T1R LCD Segment / Common Driver with Controller CMOS
MC141539T2R LCD Segment / Common Driver with Controller CMOS
MC143416PB Dual 16-Bit Linear Codec-Filter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC1378 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:COLOR TELEVISION COMPOSITE VIDEO OVERLAY SYNCHRONIZER
MC13783 制造商:FREESCALE 制造商全稱(chēng):Freescale Semiconductor, Inc 功能描述:Power Management and Audio Circuit
MC13783_09 制造商:FREESCALE 制造商全稱(chēng):Freescale Semiconductor, Inc 功能描述:Power Management and Audio Circuit
MC13783JVK5 功能描述:接口—CODEC ATLAS 3G PWRMNGMNT 5 RoHS:否 制造商:Texas Instruments 類(lèi)型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類(lèi)型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
MC13783JVK5R2 功能描述:接口—CODEC ATLAS 3G PWRMNGMNT 5 RoHS:否 制造商:Texas Instruments 類(lèi)型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類(lèi)型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel