![](http://datasheet.mmic.net.cn/Maxim-Integrated-Products/MAX9217ECM-V-_datasheet_98586/MAX9217ECM-V-_5.png)
MAX9217
Pin Description
PIN
NAME
FUNCTION
1, 13, 37
GND
Input Buffer Supply and Digital Supply Ground
2VCCIN
Input Buffer Supply Voltage. Bypass to GND with 0.1F and 0.001F capacitors in parallel as
close to the device as possible, with the smallest value capacitor closest to the supply pin.
3–10,
39–48
RGB_IN[17:0]
LVTTL/LVCMOS Red, Green, and Blue Digital Video Data Inputs. Eighteen data bits are loaded
into the input latch on the rising edge of PCLK_IN when DE_IN is high. Internally pulled down to
GND.
11, 12, 15–21
CNTL_IN[8:0]
LVTTL/LVCMOS Control Data Inputs. Control data are latched on the rising edge of PCLK_IN
when DE_IN is low. Internally pulled down to GND.
14, 38
VCC
Digital Supply Voltage. Bypass to GND with 0.1F and 0.001F capacitors in parallel as close to
the device as possible, with the smallest value capacitor closest to the supply pin.
22
DE_IN
LVTTL/LVCMOS Data Enable Input. Logic-high selects RGB_IN[17:0] to be latched. Logic-low
selects CNTL_IN[8:0] to be latched. DE_IN must be switching for proper operation. Internally
pulled down to GND.
23
PCLK_IN
LVTTL/LVCMOS Parallel Clock Input. Latches data and control inputs and provides the PLL
reference clock. Internally pulled down to GND.
24, 25
I.C.
Internally connected to GND. Connect to GND or leave unconnected.
26
PLL GND
PLL Supply Ground
27
VCCPLL
PLL Supply Voltage. Bypass to PLL GND with 0.1F and 0.001F capacitors in parallel as close
to the device as possible, with the smallest value capacitor closest to the supply pin.
28
PWRDWN
LVTTL/LVCMOS Power-Down Input. Internally pulled down to GND.
29
CMF
Common-Mode Filter. Optionally connect a capacitor between CMF and ground to filter
common-mode switching noise.
30, 31
LVDS GND
LVDS Supply Ground
32
OUT-
Inverting LVDS Serial Data Output
33
OUT+
Noninverting LVDS Serial Data Output
34
VCCLVDS
LVDS Supply Voltage. Bypass to LVDS GND with 0.1F and 0.001F capacitors in parallel as
close to the device as possible, with the smallest value capacitor closest to the supply pin.
35
RNG1
LVTTL/LVCMOS Frequency Range Select Input. Set to the frequency range that includes the
PCLK_IN frequency as shown in Table 3. Internally pulled down to GND.
36
RNG0
LVTTL/LVCMOS Frequency Range Select Input. Set to the frequency range that includes the
PCLK_IN frequency as shown in Table 3. Internally pulled down to GND.
—
EP
Exposed Pad (Thin QFN Package Only). Connect Thin QFN exposed pad to PCB GND.
27-Bit, 3MHz-to-35MHz
DC-Balanced LVDS Serializer
_______________________________________________________________________________________
5