<dd id="noo6d"><legend id="noo6d"><var id="noo6d"></var></legend></dd>
  • <big id="noo6d"><xmp id="noo6d">
  • <big id="noo6d"><strike id="noo6d"></strike></big>
    <tfoot id="noo6d"><abbr id="noo6d"><rp id="noo6d"></rp></abbr></tfoot>
    參數資料
    型號: M2V56D20AKT-75L
    廠商: Mitsubishi Electric Corporation
    英文描述: 256M Double Data Rate Synchronous DRAM
    中文描述: 256M雙數據速率同步DRAM
    文件頁數: 1/40頁
    文件大?。?/td> 768K
    代理商: M2V56D20AKT-75L
    1
    MITSUBISHI ELECTRIC
    Mar. '02
    MITSUBISHI LSIs
    DDR SDRAM
    (Rev.1.44)
    M2S56D20/ 30/ 40ATP -75AL, -75A, -75L, -75, -10L, -10
    M2S56D20/ 30/ 40AKT -75AL, -75A, -75L, -75, -10L, -10
    256M Double Data Rate Synchronous DRAM
    Contents are subject to change without notice.
    DESCRIPTION
    M2S56D20ATP / AKT is a 4-bank x 16777216-word x 4-bit,
    M2S56D30ATP / AKT is a 4-bank x 8388608-word x 8-bit,
    M2S56D40ATP/ AKT is a 4-bank x 4194304-word x 16-bit,
    double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are
    referenced to the rising edge of CLK.Input data is registered on both edges of data strobes, and output
    data and data strobe are referenced on both edges of CLK. The M2S56D20/30/40ATP achieve very high
    speed data rate up to 133MHz, and are suitable for main memory in computer systems.
    FEATURES
    - VDD=VDDQ=2.5V+0.2V
    - Double data rate architecture; two data transfers per clock cycle
    - Bidirectional, data strobe (DQS) is transmitted/received with data
    - Differential clock inputs (CLK and /CLK)
    - DLL aligns DQ and DQS transitions
    - Commands are entered on each positive CLK edge
    - Data and data mask are referenced to both edges of DQS
    - 4-bank operations are controlled by BA0, BA1 (Bank Address)
    - /CAS latency- 2.0/2.5 (programmable)
    - Burst length- 2/4/8 (programmable)
    - Burst type- sequential / interleave (programmable)
    - Auto precharge / All bank precharge is controlled by A10
    - 8192 refresh cycles /64ms (4 banks concurrent refresh)
    - Auto refresh and Self refresh
    - Row address A0-12 / Column address A0-9,11(x4)/ A0-9(x8)/ A0-8(x16)
    - SSTL_2 Interface
    - Both 66-pin TSOP Package and 64-pin Small TSOP Package
    M2S56D*0ATP: 0.8mm lead pitch 66-pin TSOP Package
    M2S56D*0AKT: 0.4mm lead pitch 64-pin Small TSOP Package
    - JEDEC standard
    - Low Power for the Self Refresh Current ICC6 : 2mA (-75AL , -75L , -10L)
    Operating Frequencies
    * CL = CAS(Read) Latency
    Standard
    DDR200
    DDR266B
    DDR266A
    133MHz
    133MHz
    100MHz
    100MHz
    125MHz
    133MHz
    M2S56D20/30/40ATP/AKT-10L/-10
    M2S56D20/30/40ATP/AKT-75L/-75
    M2S56D20/30/40ATP/AKT-75AL/-75A
    Max. Frequency
    @CL=2.5 *
    Max. Frequency
    @CL=2.0 *
    相關PDF資料
    PDF描述
    M2V56D20ATP-10L 256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-75 256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-75A 256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-75AL 256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-75L 256M Double Data Rate Synchronous DRAM
    相關代理商/技術參數
    參數描述
    M2V56D20ATP-10 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-10L 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-75 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:256M Double Data Rate Synchronous DRAM
    M2V56D20ATP75A 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:256M Double Data Rate Synchronous DRAM
    M2V56D20ATP-75A 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:256M Double Data Rate Synchronous DRAM