參數(shù)資料
型號(hào): M2006-02-669.3120LF
元件分類: 時(shí)鐘及定時(shí)
英文描述: PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
封裝: 9 X 9 MM, CERAMIC, LCC-36
文件頁數(shù): 2/8頁
文件大?。?/td> 365K
代理商: M2006-02-669.3120LF
M2006-02 Datasheet Rev 1.0
2 of 8
Revised 13Jul2004
I n te g r at ed Ci rcui t Systems , In c. N e tw o r ki ng & Co mmun ica t io ns ww w. icst.co m ● tel (5 08 ) 85 2-5 4 0 0
M2006-02
VCSO BASED FEC CLOCK PLL
Prod uct Data Sh eet
DETAILED BLOCK DIAGRAM
PIN DESCRIPTIONS
Number
Name
I/O
Configuration
Description
1, 2, 3, 10, 14, 26
GND
Ground
Power supply ground connections.
4
9
OP_IN
nOP_IN
Input
External loop filter connections. See Figure 4.
5
8
nOP_OUT
OP_OUT
Output
6
7
nVC
VC
Input
11, 19, 33
VCC
Power
Power supply connection, connect to +3.3V.
12, 13
FOUT1, nFOUT1
Output
No internal terminator
Clock output pairs. Differential LVPECL.
15, 16
FOUT0, nFOUT0
17
18
P1_SEL
P0_SEL
Input
Internal pull-down resistor1
P Divider controls. LVCMOS/LVTTL.
(For P0_SEL, P1_SEL, see Table 5 on pg. 3.
20
21
nDIF_REF1
Input
Internal pull-UP resistor1
Reference clock input pair 1.
Differential LVPECL or LVDS.
DIF_REF1
Internal pull-down resistor1
22
REF_SEL
Input
Internal pull-down resistor1
Reference clock input selection. LVCMOS/LVTTL:
Logic 1 selects DIF_REF1, nDIF_REF1.
Logic 0 selects DIF_REF0, nDIF_REF0.
23
24
nDIF_REF0
Input
Internal pull-UP resistor1
Reference clock input pair 0.
Differential LVPECL or LVDS.
DIF_REF0
Internal pull-down resistor1
25
NC
No internal connection.
27
28
FIN_SEL1
FIN_SEL0
Input
Internal pull-down resistor1
I
nput clock frequency selection. LVCMOS/LVTTL.
(For FIN_SEL1:0, see Table 3 on pg. 3.
29
30
31
32
FEC_SEL0
FEC_SEL1
FEC_SEL2
FEC_SEL3
Input
Internal pull-UP resistor1
FEC PLL divider ratio selection. LVCMOS/ LVTTL.
(For FEC_SEL3:0, see Table 4 on pg. 3.)
34, 35, 36
DNC
Do Not Connect.
Internal nodes. Connection to these pins can
cause erratic device operation.
M2006-02
C
POST
C
POST
VC
nVC
R
POST
nOP_OUT
OP_OUT
R
POST
R
LOOP
R
LOOP
C
LOOP
C
LOOP
OP_IN
nOP_IN
External
Loop Filter
Components
nFOUT0
FEC_SEL3:0
P0_SEL
FIN_SEL1:0
MUX
0
REF_SEL
DIF_REF1
nDIF_REF1
DIF_REF0
nDIF_REF0
1
nFOUT1
P1_SEL
2
Divider LUT
4
LUT
相關(guān)PDF資料
PDF描述
M2006-02-669.6429 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02-690.5692 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02I-669.6429 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02-622.0800LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02I669.6429 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M2006-02-690.5692 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 FREQUENCY TRANSLATOR RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
M2006-02-690.5692T 制造商:Integrated Device Technology Inc 功能描述:FREQUENCY TRANSLATOR 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Tape and Reel
M2006-02-693.4830 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 FREQUENCY TRANSLATOR RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
M2006-02-693.4830T 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 FREQUENCY TRANSLATOR RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
M2006-02A 制造商:ICS 制造商全稱:ICS 功能描述:VCSO BASED FEC CLOCK PLL