5-2 Revision 13 Revision 11 (continued) Figure 2-11 AC Loading was updated to match tables in the "Summary of I/O Timi" />
參數資料
型號: M1A3PE1500-1PQG208
廠商: Microsemi SoC
文件頁數: 60/162頁
文件大?。?/td> 0K
描述: IC FPGA 1KB FLASH 1.5M 208-PQFP
標準包裝: 24
系列: ProASIC3E
RAM 位總計: 276480
輸入/輸出數: 147
門數: 1500000
電源電壓: 1.425 V ~ 1.575 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 208-BFQFP
供應商設備封裝: 208-PQFP(28x28)
Datasheet Information
5-2
Revision 13
Revision 11
(continued)
Figure 2-11 AC Loading was updated to match tables in the "Summary of I/O
were revised so that the maximum is 3.6 V for all listed values of VCCI (SAR
37222).
The following sentence was removed from the "VMVx I/O Supply Voltage (quiet)"
section in the "Pin Descriptions and Packaging" chapter: "Within the package, the
VMV plane is decoupled from the simultaneous switching noise originating from
the output buffer VCCI domain" and replaced with “Within the package, the VMV
plane biases the input stage of the I/Os in the I/O banks” (SAR 38322). The
datasheet mentions that "VMV pins must be connected to the corresponding
VCCI pins" for an ESD enhancement.
Revision 10
(March 2012)
were revised to clarify that although no existing security measures can give an
absolute guarantee, Microsemi FPGAs implement the best security available in
the industry (SAR 34669).
The Y security option and Licensed DPA Logo were added to the "ProASIC3E
Ordering Information" section. The trademarked Licensed DPA Logo identifies
that a product is covered by a DPA counter-measures license from Cryptography
Research (SAR 34727).
The following sentence was removed from the "Advanced Architecture" section:
"In addition, extensive on-chip programming circuitry allows for rapid, single-
voltage (3.3 V) programming of IGLOOe devices via an IEEE 1532 JTAG
interface" (SAR 34689).
from "1.4 to 1.6 V" to "1.425 to 1.575 V" (SAR 33851).
The TJ symbol was added to the table and notes regarding TA and TJ were
removed. The second of two parameters in the VCCI and VMV row, called "3.3 V
DC supply voltage," was corrected to "3.0 V DC supply voltage" (SAR 37227).
The reference to guidelines for global spines and VersaTile rows, given in the
he "Spine
Architecture" section of the Global Resources chapter in the ProASIC3E
FPGA Fabric User's Guide (SAR 34735).
(example) (SAR 37109).
The typo related to the values for 3.3 V LVCMOS Wide Range in Table 2-17
corrected (SAR 37227).
The notes regarding drive strength in the "Summary of I/O Timing Characteristics
section and tables were revised for clarification. They now state that the minimum
drive strength for the default software configuration when run in wide range is
±100 A. The drive strength displayed in software is supported in normal range
only. For a detailed I/V curve, refer to the IBIS models (SAR 34763).
Revision
Changes
Page
相關PDF資料
PDF描述
3485-2800R CONN D-SUB JUNCT SHELL 36POS
3485-1700R CONN 24POS D RIBBON CABLE
3357-6515-1C CONN D-SUB SHELL 15POS PLASTIC
3357-6225-1C CONN D-SUB SHELL 25POS PLASTIC
3357-6215-1C CONN D-SUB SHELL 15POS PLASTIC
相關代理商/技術參數
參數描述
M1A3PE1500-1PQG208I 功能描述:IC FPGA 1KB FLASH 1.5M 208-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 產品培訓模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產品:Cyclone? IV FPGAs 標準包裝:60 系列:CYCLONE® IV GX LAB/CLB數:9360 邏輯元件/單元數:149760 RAM 位總計:6635520 輸入/輸出數:270 門數:- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應商設備封裝:484-FBGA(23x23)
M1A3PE1500-1PQG896 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
M1A3PE1500-1PQG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
M1A3PE1500-1PQG896I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
M1A3PE1500-1PQG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs