Revision 13 3-3 JTAG Pins Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can" />

<u id="cdwhh"></u>
<var id="cdwhh"></var>
  1. <thead id="cdwhh"><strong id="cdwhh"><rp id="cdwhh"></rp></strong></thead>
  2. 參數(shù)資料
    型號: M1A3PE1500-1FG484
    廠商: Microsemi SoC
    文件頁數(shù): 162/162頁
    文件大?。?/td> 0K
    描述: IC FPGA 1KB FLASH 1.5M 484-FBGA
    標(biāo)準(zhǔn)包裝: 40
    系列: ProASIC3E
    RAM 位總計: 276480
    輸入/輸出數(shù): 280
    門數(shù): 1500000
    電源電壓: 1.425 V ~ 1.575 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 484-BGA
    供應(yīng)商設(shè)備封裝: 484-FPBGA(23x23)
    ProASIC3E Flash Family FPGAs
    Revision 13
    3-3
    JTAG Pins
    Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run
    at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to
    operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the
    part must be supplied to allow JTAG signals to transition the device. Isolating the JTAG power supply in a
    separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB
    design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST
    pin could be tied to GND.
    TCK
    Test Clock
    Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-
    up/-down resistor. If JTAG is not used, Microsemi recommends tying off TCK to GND through a resistor
    placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state.
    Note that to operate at all VJTAG voltages, 500 W to 1 k
    will satisfy the requirements. Refer to
    Table 3-1 for more information.
    TDI
    Test Data Input
    Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor
    on the TDI pin.
    TDO
    Test Data Output
    Serial output for JTAG boundary scan, ISP, and UJTAG usage.
    TMS
    Test Mode Select
    The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an
    internal weak pull-up resistor on the TMS pin.
    TRST
    Boundary Scan Reset Pin
    The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan
    circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-
    down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor
    values must be chosen from Table 3-1 and must satisfy the parallel resistance value requirement. The
    values in Table 3-1 correspond to the resistor recommended when a single device is used, and the
    equivalent parallel resistor when multiple devices are connected via a JTAG chain.
    In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In
    such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA
    pin.
    Note that to operate at all VJTAG voltages, 500
    to 1 k will satisfy the requirements.
    Table 3-1 Recommended Tie-Off Values for the TCK and TRST Pins
    VJTAG
    Tie-Off Resistance
    VJTAG at 3.3 V
    200
    to 1 k
    VJTAG at 2.5 V
    200
    to 1 k
    VJTAG at 1.8 V
    500
    to 1 k
    VJTAG at 1.5 V
    500
    to 1 k
    Notes:
    1. Equivalent parallel resistance if more than one device is on the JTAG chain
    2. The TCK pin can be pulled up/down.
    3. The TRST pin is pulled down.
    相關(guān)PDF資料
    PDF描述
    RBB108DHAS CONN EDGE DUAL .050 R/A 216 POS
    M1A3PE1500-1FGG484 IC FPGA 1KB FLASH 1.5M 484-FBGA
    3357-4125 CONN D-SUB PLUG 25POS SHELL
    A54SX16-1TQG176I IC FPGA SX 24K GATES 176-TQFP
    A54SX16-2TQG176 IC FPGA SX 24K GATES 176-TQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    M1A3PE1500-1FG484I 功能描述:IC FPGA 1KB FLASH 1.5M 484-FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    M1A3PE1500-1FG676 功能描述:IC FPGA 1KB FLASH 1.5M 676-FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    M1A3PE1500-1FG676I 功能描述:IC FPGA 1KB FLASH 1.5M 676-FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASIC3E 產(chǎn)品培訓(xùn)模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標(biāo)準(zhǔn)包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FBGA(23x23)
    M1A3PE1500-1FG896 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs
    M1A3PE1500-1FG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC3E Flash Family FPGAs