參數(shù)資料
型號(hào): LXT312PE
英文描述: PCM REPEATER|T-1(DS1)|CMOS|LDCC|44PIN|PLASTIC
中文描述: 的PCM直放站|的T 1(DS1的)|的CMOS | LDCC | 44PIN |塑料
文件頁(yè)數(shù): 12/26頁(yè)
文件大?。?/td> 402K
代理商: LXT312PE
LXT310
T1 CSU/ISDN PRI Transceiver
12
Datasheet
Data (TPOS/TNEG / TDATA or RPOS/RNEG / RDATA) is clocked into the ES with the associated
clock signal (TCLK or RCLK), and clocked out of the ES with the dejittered clock from the JAL.
When the bit count in the ES is within two bits of overflowing or underflowing, the ES adjusts the
output clock by 1/8 of a bit period. The ES produces an average delay of 16 bits in the associated
path.
2.5
Operating Modes
The LXT310 can be controlled by a microprocessor through a serial interface (Host mode), or
through individual pins (Hardware mode). The mode of operation is set by the MODE pin logic
level.
2.5.1
Host Mode Operation
The LXT310 operates in the Host mode when MODE is set High. The 16-bit serial word consists
of an 8-bit Command/Address byte and an 8-bit Data byte.
Table 3
lists the output data bit combinations.
Figure 5
shows the serial interface data structure and
timing. The Host mode provides a latched Interrupt output (INT) which is triggered by a change in
the LOS or NLOOP bits. The Interrupt is cleared when the interrupt condition no longer exists,
and the host processor writes a one to the respective bit in the serial input data byte.
Host mode also allows control of the serial data and receive data output timing. The Clock Edge
(CLKE) signal determines when these outputs are valid, relative to the Serial Clock (SCLK) or
RCLK as listed in
Table 2
.
The LXT310 serial port is addressed by setting bit A4 in the Address/Command byte,
corresponding to address 16. The LXT310 contains only a single output data register so no
complex chip addressing scheme is required. The register is accessed by causing the Chip Select
(CS) input to transition from High to Low. Bit 1 of the serial Address/Command byte provides
Read/Write control when the chip is accessed. A logic 1 indicates a read operation, and a logic 0
indicates a write operation. Serial data I/O timing characteristics are shown in
Table 14
, and
Figure
12
and
Figure 13
in the Test Specifications section.
Table 2. CLKE Settings
Output
Clock
CLKE = 0
CLKE = 1
RPOS/RNEG
SDO
RCLK
SCLK
Rising
Falling
Falling
Rising
相關(guān)PDF資料
PDF描述
LXT313JE PCM Repeater
LXT313NE PCM Repeater
LXT313PE PCM Repeater
LXT315JE PCM Repeater
LXT315NE PCM REPEATER|T-1(DS1)|CMOS|DIP|16PIN|PLASTIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LXT313 制造商:LVL1 制造商全稱(chēng):LVL1 功能描述:Low Power E1 PCM Repeaters/Transceivers
LXT313JE 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:PCM Repeater
LXT313NE 制造商:Level One 功能描述:PCM REPEATER, CEPT PCM-30/E-1, 16 Pin, Plastic, DIP
LXT313PE 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:PCM Repeater
LXT315 制造商:LVL1 制造商全稱(chēng):LVL1 功能描述:Low Power T1 PCM Repeaters/Transceivers