參數(shù)資料
型號: LTC2284IUP
廠商: LINEAR TECHNOLOGY CORP
元件分類: ADC
英文描述: Dual 14-Bit, 105Msps Low Power 3V ADC
中文描述: DUAL 1-CH 14-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
封裝: 9 X 9 MM, PLASTIC, MO-220WNJR-5, QFN-64
文件頁數(shù): 18/24頁
文件大?。?/td> 687K
代理商: LTC2284IUP
LTC2284
2284fa
18
Data Format
Using the MODE pin, the LTC2284 parallel digital output
can be selected for offset binary or 2’s complement
format. Connecting MODE to GND or 1/3V
DD
selects
offset binary output format. Connecting MODE to 2/3V
DD
or V
DD
selects 2’s complement output format. An external
resistor divider can be used to set the 1/3V
DD
or 2/3V
DD
logic values. Table 2 shows the logic states for the MODE
pin.
Sleep and Nap Modes
The converter may be placed in shutdown or nap modes
to conserve power. Connecting SHDN to GND results in
normal operation. Connecting SHDN to V
DD
and OE to V
DD
results in sleep mode, which powers down all circuitry
including the reference and typically dissipates 1mW. When
exiting sleep mode it will take milliseconds for the output
data to become valid because the reference capacitors have
to recharge and stabilize. Connecting SHDN to V
DD
and OE
to GND results in nap mode, which typically dissipates
30mW. In nap mode, the on-chip reference circuit is kept
on, so that recovery from nap mode is faster than that from
sleep mode, typically taking 100 clock cycles. In both sleep
and nap modes, all digital outputs are disabled and enter
the Hi-Z state.
Channels A and B have independent SHDN pins (SHDNA,
SHDNB). Channel A is controlled by SHDNA and OEA, and
Channel B is controlled by SHDNB and OEB. The nap, sleep
and output enable modes of the two channels are completely
independent, so it is possible to have one channel operat-
ing while the other channel is in nap or sleep mode.
Digital Output Multiplexer
The digital outputs of the LTC2284 can be multiplexed onto
a single data bus if the sample rate is 80Msps or less. The
MUX pin is a digital input that swaps the two data busses.
If MUX is High, Channel A comes out on DA0-DA13, OFA;
Channel B comes out on DB0-DB13, OFB. If MUX is Low,
the output busses are swapped and Channel A comes out
on DB0-DB13, OFB; Channel B comes out on DA0-DA13,
OFA. To multiplex both channels onto a single output bus,
connect MUX, CLKA and CLKB together (see the Timing
Diagram for the multiplexed mode). The multiplexed data
is available on either data bus—the unused data bus can
be disabled with its OE pin.
Table 2. MODE Pin Function
Clock Duty
Cycle Stabilizer
Off
On
On
Off
MODE Pin
0
1/3V
DD
2/3V
DD
V
DD
Output Format
Offset Binary
Offset Binary
2’s Complement
2’s Complement
APPLICATIU
W
U
U
Overflow Bit
When OF outputs a logic high the converter is either
overranged or underranged.
Output Driver Power
Separate output power and ground pins allow the output
drivers to be isolated from the analog circuitry. The power
supply for the digital output buffers, OV
DD
, should be tied
to the same power supply as for the logic being driven. For
example, if the converter is driving a DSP powered by a 1.8V
supply, then OV
DD
should be tied to that same 1.8V supply.
OV
DD
can be powered with any voltage from 500mV up to
3.6V. OGND can be powered with any voltage from GND up
to 1V and must be less than OV
DD
. The logic outputs will
swing between OGND and OV
DD
.
Output Enable
The outputs may be disabled with the output enable pin, OE.
OE high disables all data outputs including OF. The data ac-
cess and bus relinquish times are too slow to allow the
outputs to be enabled and disabled during full speed op-
eration. The output Hi-Z state is intended for use during long
periods of inactivity. Channels A and B have independent
output enable pins (OEA, OEB).
相關(guān)PDF資料
PDF描述
LTC2284UP Dual 14-Bit, 105Msps Low Power 3V ADC
LTC2291 Dual 12-Bit, 65/40/25Msps Low Power 3V ADCs
LTC2291UP Dual 12-Bit, 65/40/25Msps Low Power 3V ADCs
LTC2292CUP Dual 12-Bit, 65/40/25Msps Low Power 3V ADCs
LTC2292IUP Dual 12-Bit, 65/40/25Msps Low Power 3V ADCs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC2284IUP#PBF 功能描述:IC ADC DUAL 14BIT 105MSPS 64-QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
LTC2284IUP#PBF 制造商:Linear Technology 功能描述:A/D Converter (A-D) IC 制造商:Linear Technology 功能描述:IC, ADC, 14BIT, 105MSPS, QFN-64
LTC2284IUP#TRPBF 功能描述:IC ADC DUAL 14BIT 105MSPS 64-QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- 位數(shù):12 采樣率(每秒):1.8M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):1.82W 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商設(shè)備封裝:48-LQFP(7x7) 包裝:管件 輸入數(shù)目和類型:2 個單端,單極
LTC2284UP 制造商:LINER 制造商全稱:Linear Technology 功能描述:Dual 14-Bit, 105Msps Low Power 3V ADC
LTC2285 制造商:LINER 制造商全稱:Linear Technology 功能描述:4GHz to 6GHz High Dynamic Range Downconverting Mixer