參數(shù)資料
型號(hào): LT1719CS6#TRPBF
廠商: Linear Technology
文件頁數(shù): 7/22頁
文件大?。?/td> 0K
描述: IC COMP R-RINOUT SINGLE SOT23-6
標(biāo)準(zhǔn)包裝: 2,500
系列: UltraFast™
類型: 通用
元件數(shù): 1
輸出類型: CMOS,滿擺幅,TTL
電壓 - 電源,單路/雙路(±): 2.7 V ~ 6 V
電壓 - 輸入偏移(最小值): 2.5mV @ 5V
電流 - 輸入偏壓(最小值): 6µA @ 5V
電流 - 輸出(標(biāo)準(zhǔn)): 20mA
電流 - 靜態(tài)(最大值): 9mA
CMRR, PSRR(標(biāo)準(zhǔn)): 65dB CMRR,80dB PSRR
傳輸延遲(最大): 13ns
磁滯: 7mV
工作溫度: 0°C ~ 70°C
封裝/外殼: SOT-23-6
安裝類型: 表面貼裝
包裝: 帶卷 (TR)
LT1719
15
1719fa
Figure 6b shows a three resistor level translator for inter-
facing the LT1719 to ECL running off the same supply rail.
No pull-down on the output of the LT1719 is needed, but
pull-down R3 limits the VIH seen by the PECL gate. This
is needed because ECL inputs have both a minimum and
maximum VIH specication for proper operation. Resis-
tor values are given for both ECL interface types; in both
cases it is assumed that the LT1719 operates from the
same supply rail.
Figure 6c shows the case of translating to PECL from
an LT1719 powered by a 3V supply rail. Again, resistor
values are given for both ECL interface types. This time
four resistors are needed, although with 10KH/E, R3 is not
needed. In that case, the circuit resembles the standard
TTL translator of Figure 6a, but the function of the new
resistor, R4, is much different. R4 loads the LT1719 output
when high so that the current owing through R1 doesn’t
forward bias the LT1719’s internal ESD clamp diode.
Although this diode can handle 20mA without damage,
normal operation and performance of the output stage can
be impaired above 100μA of forward current. R4 prevents
this with the minimum additional power dissipation.
Finally, Figure 6d shows the case of driving standard,
negative-rail, ECL with the LT1719. Resistor values are
given for both ECL interface types and for both a 5V
and 3V LT1719 supply rail. Again, a fourth resistor, R4
is needed to prevent the low state current from owing
out of the LT1719, turning on the internal ESD/substrate
diodes. Resistor R4 again prevents this with the minimum
additional power dissipation.
Of course, in the SO-8 package, if the VEE of the LT1719
is the same as the ECL negative supply, the GND pin can
be tied to it as well and + VS grounded. Then the output
stage has the same power rails as the ECL and the circuits
of Figure 6b can be used.
For all the dividers shown, the output impedance is about
110Ω. This makes these fast, less than a nanosecond,
with most layouts. Avoid the temptation to use speedup
capacitors. Not only can they foul up the operation of the
ECL gate because of overshoots, they can damage the ECL
inputs, particularly during power-up of separate supply
congurations.
Similar circuits can be used with the emerging LVECL and
LVPECL standards.
The level translator designs shown assume one gate
load. Multiple gates can have signicant IIH loading, and
the transmission line routing and termination issues also
make this case difcult.
ECL, and particularly PECL, is valuable technology for high
speed system design, but it must be used with care. With
less than a volt of swing, the noise margins need to be
evaluated carefully. Note that there is some degradation of
noise margin due to the ±5% resistor selections shown.
With 10KH/E, there is no temperature compensation of
the logic levels, whereas the LT1719 and the circuits
shown give levels that are stable with temperature. This
will lower the noise margin over temperature. In some
congurations it is possible to add compensation with
diode or transistor junctions in series with the resistors
of these networks.
For more information on ECL design, refer to the ECLiPS
data book (DL140), the 10KH system design handbook
(HB205) and PECL design (AN1406), all from Motorola,
now ON Semiconductor.
APPLICATIONS INFORMATION
相關(guān)PDF資料
PDF描述
VE-24L-IX-B1 CONVERTER MOD DC/DC 28V 75W
LT1719CS6#TR IC COMP R-RINOUT SINGLE SOT23-6
VE-244-IX-B1 CONVERTER MOD DC/DC 48V 75W
VE-JWZ-MY-F2 CONVERTER MOD DC/DC 2V 20W
LT1719CS6#TRM IC COMP R-RINOUT SINGLE SOT23-6
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LT1719CS8 功能描述:IC COMP R-R I/O SGL 3/5V 8-SOIC RoHS:否 類別:集成電路 (IC) >> 線性 - 比較器 系列:UltraFast™ 標(biāo)準(zhǔn)包裝:25 系列:- 類型:帶電壓基準(zhǔn) 元件數(shù):4 輸出類型:CMOS,開路漏極,TTL 電壓 - 電源,單路/雙路(±):2 V ~ 11 V,±1 V ~ 5.5 V 電壓 - 輸入偏移(最小值):10mV @ 5V 電流 - 輸入偏壓(最小值):- 電流 - 輸出(標(biāo)準(zhǔn)):0.015mA @ 5V 電流 - 靜態(tài)(最大值):8.5µA CMRR, PSRR(標(biāo)準(zhǔn)):80dB CMRR,80dB PSRR 傳輸延遲(最大):12µs 磁滯:50mV 工作溫度:0°C ~ 70°C 封裝/外殼:16-DIP(0.300",7.62mm) 安裝類型:通孔 包裝:管件
LT1719CS8#PBF 功能描述:IC COMP R-R I/O SGL 3/5V 8-SOIC RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:UltraFast™ 標(biāo)準(zhǔn)包裝:1 系列:- 類型:通用 元件數(shù):1 輸出類型:CMOS,開路集電極,TTL 電壓 - 電源,單路/雙路(±):2.7 V ~ 5.5 V 電壓 - 輸入偏移(最小值):7mV @ 5V 電流 - 輸入偏壓(最小值):0.25µA @ 5V 電流 - 輸出(標(biāo)準(zhǔn)):84mA @ 5V 電流 - 靜態(tài)(最大值):120µA CMRR, PSRR(標(biāo)準(zhǔn)):- 傳輸延遲(最大):600ns 磁滯:- 工作溫度:-40°C ~ 85°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 包裝:剪切帶 (CT) 產(chǎn)品目錄頁面:1268 (CN2011-ZH PDF) 其它名稱:*LMV331M5*LMV331M5/NOPBLMV331M5CT
LT1719CS8#TR 功能描述:IC COMP R-R SINGLE 4.5NS 8SOIC RoHS:否 類別:集成電路 (IC) >> 線性 - 比較器 系列:UltraFast™ 標(biāo)準(zhǔn)包裝:25 系列:- 類型:帶電壓基準(zhǔn) 元件數(shù):4 輸出類型:CMOS,開路漏極,TTL 電壓 - 電源,單路/雙路(±):2 V ~ 11 V,±1 V ~ 5.5 V 電壓 - 輸入偏移(最小值):10mV @ 5V 電流 - 輸入偏壓(最小值):- 電流 - 輸出(標(biāo)準(zhǔn)):0.015mA @ 5V 電流 - 靜態(tài)(最大值):8.5µA CMRR, PSRR(標(biāo)準(zhǔn)):80dB CMRR,80dB PSRR 傳輸延遲(最大):12µs 磁滯:50mV 工作溫度:0°C ~ 70°C 封裝/外殼:16-DIP(0.300",7.62mm) 安裝類型:通孔 包裝:管件
LT1719CS8#TRPBF 功能描述:IC COMP R-R I/O SGL 3/5V 8-SOIC RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:UltraFast™ 標(biāo)準(zhǔn)包裝:25 系列:- 類型:帶電壓基準(zhǔn) 元件數(shù):4 輸出類型:CMOS,開路漏極,TTL 電壓 - 電源,單路/雙路(±):2 V ~ 11 V,±1 V ~ 5.5 V 電壓 - 輸入偏移(最小值):10mV @ 5V 電流 - 輸入偏壓(最小值):- 電流 - 輸出(標(biāo)準(zhǔn)):0.015mA @ 5V 電流 - 靜態(tài)(最大值):8.5µA CMRR, PSRR(標(biāo)準(zhǔn)):80dB CMRR,80dB PSRR 傳輸延遲(最大):12µs 磁滯:50mV 工作溫度:0°C ~ 70°C 封裝/外殼:16-DIP(0.300",7.62mm) 安裝類型:通孔 包裝:管件
LT1719CS8PBF 制造商:Linear Technology 功能描述:LT1719 4.5ns LP SOIC comparator