in a value for Term 1 in Equation 1 of 111.70 (~112) for a 4400 RPM. The following tables show examples of the
desired functionality.
Note:
All calculations of Count were based on tachometer inputs with two pulses per revolution and on the clock
source input divided down by two (default settings).
Time per
Revolution
(Default) in Decimal
4400
13.64 ms
112 counts
3080
19.48 ms
160 counts
2640
22.73 ms
186 counts
2204
27.22 ms
223 counts
SMSC DS – LPC47M192
Page 125
Rev. 03/30/05
DATASHEET
RPM
Term 1 for “Divide by 2”
Preload
Count =
(Term 1) + Preload
144
192
218
255
(maximum count)
Comments
32
32
32
32
Typical RPM
70% RPM
60% RPM
50% RPM
The divisor for each fan is programmable via the Fan Control Register, Logical Device A, runtime register 0x58. The
choices for the divisor are 1, 2, 4 and 8. The default value is 2.
Mode Select
Nominal
RPM
Time per
Revolution
Preload
Counts for the
Given Speed in
Decimal
144
144
144
144
70% RPM
Time per
Revolution for
70% RPM
9.74 ms
19.48 ms
38.96 ms
77.92 ms
Divide by 1
Divide by 2
Divide by 4
Divide by 8
8800
4400
2200
1100
6.82 ms
13.64 ms
27.27 ms
54.54 ms
32
32
32
32
6160
3080
1540
770
7.16 SECURITY FEATURE
The following register describes the functionality to support security in the LPC47M192.
7.16.1 GPIO DEVICE DISABLE REGISTER CONTROL
The GPIO pin GP43 is used for the Device Disable Register Control (DDRC) function. Setting bits[3:2] of the GP43
configuration register to ‘01’, selects the DDRC function for the GP43 pin. When bits[3:2]=01 the GP43 pin is an
input, with non-inverted polarity. Bits[3:2] cannot be cleared by writing to these bits; they are cleared by VTR POR,
VCC POR and PCI Reset. That is, when the DDRC function is selected for this pin, it cannot be changed, except by a
VCC POR, PCI reset or VTR POR.
When the DDRC function is selected for GP43, the Device Disable register is controlled by the value of the GP43 pin
as follows:
If the GP43 pin is high, the Device Disable Register is Read-Only.
If the GP43 pin is low, the Device Disable Register is Read/Write.
7.16.2 DEVICE DISABLE REGISTER
The Device Disable Register is located in the PME register block at offset 0x22 from the PME_BLK base I/O address
in logical device A. Writes to this register are blocked when the GP43 pin is configured for the Device Disable
Register Control function (GP43 configuration register bit 2 =1) and the GP43 pin is high.
The configuration register for the device disable register is defined in the “Runtime Registers” section.
7.17 GAME PORT LOGIC
The LPC47M192 implements logic to support a dual game port. This logic includes the following for each game port:
two 555 timers, two game port RC constant inputs (x-axis and y-axis), two game port button inputs and game port
interface logic. The implementation of the Game Port uses a simple A/D converter constructed from a 555 timer to
digitize the analog value of a potentiometer for the x-axis and y-axis of the joystick.