參數(shù)資料
型號(hào): LFECP6E-4F256C
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: FPGA
英文描述: Quad Low-Power Low-Voltage Operational Amplifier 14-SOIC
中文描述: FPGA, 768 CLBS, 6100 GATES, 420 MHz, PBGA256
封裝: 17 X 17 MM, FPBGA-256
文件頁數(shù): 58/117頁
文件大?。?/td> 557K
代理商: LFECP6E-4F256C
3-22
DC and Switching Characteristics
LatticeECP/EC Family Data Sheet
Lattice Semiconductor
sysCLOCK PLL Timing
Over Recommended Operating Conditions
Parameter
f
IN
f
OUT
f
OUT2
f
VCO
f
PFD
AC Characteristics
t
DT
t
PH
Descriptions
Conditions
Min.
25
25
0.195
420
25
Typ.
Max.
420
420
210
840
Units
MHz
MHz
MHz
MHz
MHz
Input Clock Frequency (CLKI, CLKFB)
Output Clock Frequency (CLKOP, CLKOS)
K-Divider Output Frequency (CLKOK)
PLL VCO Frequency
Phase Detector Input Frequency
Output Clock Duty Cycle
Output Phase Accuracy
Default duty cycle elected
3
45
1
100
0.5
0.5
10
50
250
55
TBD
+/- 125
0.02
+/- 200
150
400
+/- 200
10
%
UI
ps
4
t
OPJIT
1
Output Clock Period Jitter
Fout >= 100MHz
Fout < 100MHz
Divider ratio = integer
At 90% or 10%
3
UIPP
ps
ns
us
ps
ps
ns
ns
ns
ns
t
SK
t
W
t
LOCK
t
PA
t
IPJIT
t
FBKDLY
t
HI
t
LO
t
RST
1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock.
2. Output clock is valid after tLOCK for PLL reset and dynamic delay adjustment.
3. Using LVDS output buffers.
4. Relative to CLKOP.
Rev F 0.17
Input Clock to Output Clock skew
Output Clock Pulse Width
PLL Lock-in Time
Programmable Delay Unit
Input Clock Period Jitter
External Feedback Delay
Input Clock High Time
Input Clock Low Time
RST Pulse Width
2
90% to 90%
10% to 10%
相關(guān)PDF資料
PDF描述
LFECP6E-4F256I LatticeECP/EC Family Data Sheet
LFECP6E-4F484C LatticeECP/EC Family Data Sheet
LFECP6E-4F484I LatticeECP/EC Family Data Sheet
LFECP6E-4F672C Quad Low-Power Low-Voltage Operational Amplifier 14-PDIP
LFECP6E-4F672I LatticeECP/EC Family Data Sheet
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LFECP6E-4F256I 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 6.1 LUT 195 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
LFECP6E-4F484C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 6.1 LUT 224 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
LFECP6E-4F484I 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 6.1 LUT 224 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
LFECP6E-4F672C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFECP6E-4F672I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet