參數(shù)資料
型號: LFEC33E-3F256C
廠商: Lattice Semiconductor Corporation
英文描述: LatticeECP/EC Family Data Sheet
中文描述: LatticeECP / EC的系列數(shù)據(jù)手冊
文件頁數(shù): 44/117頁
文件大小: 557K
代理商: LFEC33E-3F256C
3-8
DC and Switching Characteristics
LatticeECP/EC Family Data Sheet
Lattice Semiconductor
Differential HSTL and SSTL
Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allow-
able single-ended output classes (class I and class II) are supported in this mode.
BLVDS
The LatticeECP/EC devices support BLVDS standard. This standard is emulated using complementary LVCMOS
outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when
multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-1 is one
possible solution for bi-directional multi-point differential signals.
Figure 3-1. BLVDS Multi-point Output Example
Table 3-1. BLVDS DC Conditions
1
Over Recommended Operating Conditions
Typical
Parameter
Z
OUT
R
TLEFT
R
TRIGHT
V
OH
V
OL
V
OD
V
CM
I
DC
1. For input buffer, see LVDS table.
Description
Zo = 45
100
45
45
1.375
1.125
0.25
1.25
11.2
Zo = 90
100
90
90
1.48
1.02
0.46
1.25
10.2
Units
ohm
ohm
ohm
V
V
V
V
mA
Output impedance
Left end termination
Right end termination
Output high voltage
Output low voltage
Output differential voltage
Output common mode voltage
DC output current
Heavily loaded backplane, effective Zo ~ 45 to 90 ohms differential
2.5V
80
80
80
80
80
80
45-90 ohms
45-90 ohms
80
2.5V
2.5V
2.5V
2.5V
2.5V
2.5V
2.5V
+
-
. . .
+
-
+
-
+
-
相關(guān)PDF資料
PDF描述
LFECP33E-3F256C LatticeECP/EC Family Data Sheet
LFEC33E-3F256I LatticeECP/EC Family Data Sheet
LFECP33E-3F256I LatticeECP/EC Family Data Sheet
LFEC33E-3F484C LatticeECP/EC Family Data Sheet
LFECP33E-3F484C LatticeECP/EC Family Data Sheet
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LFEC33E-3F256I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC33E-3F484C 功能描述:FPGA - 現(xiàn)場可編程門陣列 32.8K LUTs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
LFEC33E-3F484I 功能描述:FPGA - 現(xiàn)場可編程門陣列 32.8K LUTs 360 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
LFEC33E-3F672C 功能描述:FPGA - 現(xiàn)場可編程門陣列 32.8K LUTs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
LFEC33E-3F672I 功能描述:FPGA - 現(xiàn)場可編程門陣列 32.8K LUTs 496 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256