參數(shù)資料
型號: LC51024MV-52F484C
廠商: Lattice Semiconductor Corporation
文件頁數(shù): 20/99頁
文件大?。?/td> 0K
描述: IC XPLD 1024MC 5.2NS 484FPBGA
標準包裝: 60
系列: ispXPLD® 5000MV
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時間 tpd(1): 5.2ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 32
宏單元數(shù): 1024
輸入/輸出數(shù): 317
工作溫度: 0°C ~ 90°C
安裝類型: 表面貼裝
封裝/外殼: 484-BBGA
供應(yīng)商設(shè)備封裝: 484-FPBGA(23x23)
包裝: 托盤
Lattice Semiconductor
ispXPLD 5000MX Family Data Sheet
23
DC Electrical Characteristics
Over Recommended Operating Conditions
Symbol
Parameter
Condition
Min.
Typ.
Max.
Units
IIL, IIH
1
Input or I/O Leakage
0 VIN (VCCO - 0.2V)
10
A
(VCCO - 0.2V) < VIN 3.6V
40
A
IIH
4
Input High Leakage Current
3.6V < VIN 5.5V and
3.0V VCCO 3.6V
——
3
mA
IPU
3
I/O Active Pullup Current
0 VIN 0.7 VCCO
-30
-150
A
IPD
I/O Active Pulldown Current
VIL (MAX) VIN VIH (MAX)
30
150
A
IBHLS
Bus Hold Low Sustaining Current
VIN = VIL (MAX)
30
A
IBHHS
Bus Hold High Sustaining Current VIN = 0.7 VCCO
30
A
IBHLO
Bus Hold Low Overdrive Current
0 VIN VIH (MAX)
150
A
IBHHO
Bus Hold High Overdrive Current
0 VIN VIH (MAX)
150
A
VBHT
Bus Hold Trip Points
0 VIN VIH (MAX)
VCCO * 0.35
VCCO * 0.65
A
C1
I/O Capacitance
2
VCCO = 3.3V, 2.5V, 1.8V
8
pf
VCC = 1.8V, VIO = 0 to VIH (MAX)
8
pf
C2
Clock Capacitance
2
VCCO = 3.3V, 2.5V, 1.8V
8
pf
VCC = 1.8V, VIO = 0 to VIH (MAX)
8
pf
C3
Global Input Capacitance
2
VCCO = 3.3V, 2.5V, 1.8V
8
pf
VCC = 1.8V, VIO = 0 to VIH (MAX)
8
pf
1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured
with the output driver active. Bus maintenance circuits are disabled.
2. TA 25°C, f=1.0MHz
3. IPU on JTAG pins has a maximum of -175A for 5512MX devices.
4. 5V tolerant inputs and I/Os should be placed in banks where 3.0V VCCO 3.6V. The JTAG and sysCONFIG ports are not included for the
5V tolerant interface.
SELECT
DEVICES
DISCONTINUED
相關(guān)PDF資料
PDF描述
PQ3DZ13U IC REG LDO 3.3V 1A SC-63
LC51024MV-75FN484I IC CPLD 1024MACROCELLS 484FPBGA
LC51024MV-52FN484C IC CPLD 1024MACROCELLS 484FPBGA
GSC50DRYS CONN EDGECARD 100PS DIP .100 SLD
F721C476KRC CAP TANT 47UF 16V 10% 2824
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LC51024MV-52F484I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V, 2.5V and 1.8V In-System Programmable eXpanded Programmable Logic Device XPLD⑩ Family
LC51024MV-52F672C 功能描述:CPLD - 復(fù)雜可編程邏輯器件 PROGRAM EXPANDED LOG RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
LC51024MV-52F672I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V, 2.5V and 1.8V In-System Programmable eXpanded Programmable Logic Device XPLD⑩ Family
LC51024MV-52FN208C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V, 2.5V and 1.8V In-System Programmable eXpanded Programmable Logic Device XPLD⑩ Family
LC51024MV-52FN208I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V, 2.5V and 1.8V In-System Programmable eXpanded Programmable Logic Device XPLD⑩ Family