Specifications ispLSI 2128VE 11 Signal Descriptions RESET Active Low (0) Reset pin resets all the registers in the device. GOE 0, GOE1 Global O" />
參數(shù)資料
型號(hào): ISPLSI 2128VE-100LB100
廠商: Lattice Semiconductor Corporation
文件頁(yè)數(shù): 3/20頁(yè)
文件大?。?/td> 0K
描述: IC PLD ISP 64I/O 10NS 100CABGA
標(biāo)準(zhǔn)包裝: 184
系列: ispLSI® 2000VE
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 10.0ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 32
宏單元數(shù): 128
門數(shù): 6000
輸入/輸出數(shù): 128
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 100-LFBGA
供應(yīng)商設(shè)備封裝: 100-CABGA(10x10)
包裝: 托盤
其它名稱: ISPLSI2128VE-100LB100
Specifications ispLSI 2128VE
11
Signal Descriptions
RESET
Active Low (0) Reset pin resets all the registers in the device.
GOE 0, GOE1
Global Output Enable input pins.
Y0, Y1, Y2
Dedicated Clock Input – These clock inputs are connected to one of the clock inputs of all the GLBs in
the device.
BSCAN
Input – Dedicated in-system programming Boundary Scan enable input pin. This pin is brought low to
enable the programming mode. The TMS, TDI, TDO and TCK controls become active.
TDI/IN 0
Input – This pin performs two functions. When
BSCAN is logic low, it functions as a serial data input pin
to load programming data into the device. When
BSCAN is high, it functions as a dedicated input pin.
TCK/IN 3
Input – This pin performs two functions. When
BSCAN is logic low, it functions as a clock pin for the
Boundary Scan state machine. When
BSCAN is high, it functions as a dedicated input pin.
TMS/IN 1
Input – This pin performs two functions. When
BSCAN is logic low, it functions as a mode control pin for
the Boundary Scan state machine. When
BSCAN is high, it functions as a dedicated input pin.
TDO/IN 2
Output/Input – This pin performs two functions. When
BSCAN is logic low, it functions as an output pin
to read serial shift register data. When
BSCAN is high, it functions as a dedicated input pin.
IN 4 - IN 7
Dedicated Input Pins to the device.
GND
Ground (GND)
VCC
Vcc
NC1
No Connect
I/O
Input/Output Pins – These are the general purpose I/O pins used by the logic array.
Signal Name
Description
1. NC pins are not to be connected to any active signals, VCC or GND.
相關(guān)PDF資料
PDF描述
AMC19DRTI-S734 CONN EDGECARD 38POS DIP .100 SLD
MIC2589-2YM TR IC CTRLR HOT-SWAP 1CH NEG 14SOIC
TAP225K020GSB CAP TANT 2.2UF 20V 10% RADIAL
TCME108M004R0012 CAP TANT 1000UF 4V 20% 2917
VY2332M41Y5US6TK7 CAP CER 3300PF 300V 20% RADIAL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISPLSI2128VE-100LB100 功能描述:CPLD - 復(fù)雜可編程邏輯器件 RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI2128VE100LB100I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2128VE100LB208 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2128VE-100LB208 功能描述:CPLD - 復(fù)雜可編程邏輯器件 RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI2128VE100LB208I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:3.3V In-System Programmable SuperFAST⑩ High Density PLD