參數(shù)資料
型號: IS61LV6432-166TQ
英文描述: 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
中文描述: 64K的× 32 SYNCHRONOU擰管道靜態(tài)RAM
文件頁數(shù): 4/16頁
文件大小: 487K
代理商: IS61LV6432-166TQ
IS61LV6432
4
Integrated Circuit Solution Inc.
SSR005-0B
TRUTH TABLE
Address
Used
Operation
CE1
CE2
CE3
ADSP ADSC
ADV WRITE
OE
DQ
Deselected, Power-down
None
H
X
X
X
L
X
X
X
High-Z
Deselected, Power-down
None
L
L
X
L
X
X
X
X
High-Z
Deselected, Power-down
None
L
X
H
L
X
X
X
X
High-Z
Deselected, Power-down
None
L
L
X
H
L
X
X
X
High-Z
Deselected, Power-down
None
L
X
H
H
L
X
X
X
High-Z
Read Cycle, Begin Burst External
L
H
L
L
X
X
X
L
Q
Read Cycle, Begin Burst External
L
H
L
L
X
X
X
H
High-Z
Write Cycle, Begin Burst External
L
H
L
H
L
X
L
X
D
Read Cycle, Begin Burst External
L
H
L
H
L
X
H
L
Q
Read Cycle, Begin Burst External
L
H
L
H
L
X
H
H
High-Z
Read Cycle, Continue Burst
Next
X
X
X
H
H
L
H
L
Q
Read Cycle, Continue Burst
Next
X
X
X
H
H
L
H
H
High-Z
Read Cycle, Continue Burst
Next
H
X
X
X
H
L
H
L
Q
Read Cycle, Continue Burst
Next
H
X
X
X
H
L
H
H
High-Z
Write Cycle, Continue Burst
Next
X
X
X
H
H
L
L
X
D
Write Cycle, Continue Burst
Next
H
X
X
X
H
L
L
X
D
Read Cycle, Suspend Burst Current
X
X
X
H
H
H
H
L
Q
Read Cycle, Suspend Burst Current
X
X
X
H
H
H
H
H
High-Z
Read Cycle, Suspend Burst Current
H
X
X
X
H
H
H
L
Q
Read Cycle, Suspend Burst Current
H
X
X
X
H
H
H
H
High-Z
Write Cycle, Suspend Burst Current
X
X
X
H
H
H
L
X
D
Write Cycle, Suspend Burst Current
H
X
X
X
H
H
L
X
D
Notes:
1. All inputs except
OE
must meet setup and hold times for the Low-to-High transition of clock (CLK).
2. Wait states are inserted by suspending burst.
3. X means don't care.
WRITE
=L means any one or more byte write enable signals (
BW
1-
BW
4) and
BWE
are LOW or
GW
is
LOW.
WRITE
=H means all byte write enable signals are HIGH.
4. For a Write operation following a Read operation,
OE
must be HIGH before the input data required setup time and held
HIGH throughout the input data hold time.
5.
ADSP
LOW always initiates an internal READ at the Low-to-High edge of clock. A WRITE is performed by setting one or
more byte write enable signals and
BWE
LOW or
GW
LOW for the subsequent L-H edge of clock.
PARTIAL TRUTH TABLE
Function
GW
BWE
BW1
BW2
BW3 BW4
READ
H
H
X
X
X
X
READ
H
X
H
H
H
H
WRITE Byte 1
H
L
L
H
H
H
WRITE All Bytes
X
L
L
L
L
L
WRITE All Bytes
L
X
X
X
X
X
相關(guān)PDF資料
PDF描述
IS61LV6432-5PQ 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-5PQI 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-5TQ 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-5TQI 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-6PQ 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IS61LV6432-5PQ 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-5PQI 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-5TQ 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-5TQI 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
IS61LV6432-6PQ 制造商:ICSI 制造商全稱:Integrated Circuit Solution Inc 功能描述:64K x 32 SYNCHRONOUS PIPELINE STATIC RAM