參數(shù)資料
型號: IDT82V3002APV
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 通信及網(wǎng)絡(luò)
英文描述: WAN PLL WITH DUAL REFERENCE INPUTS
中文描述: SPECIALTY TELECOM CIRCUIT, PDSO56
封裝: SSOP-56
文件頁數(shù): 7/28頁
文件大?。?/td> 390K
代理商: IDT82V3002APV
7
IDT82V3002A WAN PLL WITH DUAL REFERENCE INPUTS INDUSTRIAL TEMPERATURE RANGE
2
PIN DESCRIPTION
Table - 1 Pin Description
Name
Type
Pin
Number
Description
V
SS
Power
12, 18, 27,
38, 47
Ground.
0 V. All V
SS
pins should be connected to the ground.
V
DD
Power
13, 19, 26,
37, 48
Positive Supply Voltage.
All V
DD
pins should be connected to +3.3 V nominal.
OSCo
(CMOS) O
49
Oscillator Master Clock.
This pin is left unconnected.
OSCi
(CMOS) I
50
Oscillator Master Clock.
This pin is connected to a clock source.
Fref0
I
5
Reference Input 0.
This is one of the input reference sources (falling edge) used for synchronization. One of three possible frequencies (8
kHz, 1.544 MHz, or 2.048 MHz) may be used. The selection of the input reference is determined by IN_sel control input.
See
Table - 4
. This pin is internally pulled up to V
DD
.
Fref1
I
6
Reference Input 1.
See above. This pin is internally pulled up to V
DD
.
IN_sel
I
11
Reference Switch Input Control.
A logic low selects Reference Input 0 (Fref0) and a logic high selects Reference Input 1 (Fref1). The logic level at this
input is gated in by the rising edge of F8o. This pin is internally pulled down to V
SS
.
F_sel1
I
10
Input Frequency Select 1.
This input, in conjunction with F_sel0, determines which of three possible frequencies (8 kHz, 1.544 MHz, or 2.048 MHz )
may be input to the Reference Input 0 and Reference Input 1. See
Table - 3
.
F_sel0
I
9
Input Frequency Select 0.
See above.
MODE_sel1
I
2
Mode/Control Select 1.
This input, in conjunction with MODE_sel0, determines the operation mode of the IDT82V3002A (Normal, Holdover or
Freerun). The logic level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
SS
. See
Table - 2
.
MODE_sel0
I
1
Mode/Control Select 0.
See above. The logic level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
SS
.
RST
I
4
Reset Input.
A logic low at this pin resets the IDT82V3002A. To ensure proper operation, the device must be reset after the frequency
of the input reference is changed and power-up. The
RST
pin should be held low for a minimum of 300 ns. While the
RST
pin is low, all framing and clock outputs are at logic high.
TCLR
I
3
TIE Circuit Reset.
Logic low at this input resets the TIE (Time Interval Error) control block, resulting in a realignment of output phase with
input phase. The
TCLR
pin should be held low for a minimum of 300 ns. This pin is internally pulled up to V
DD
.
TIE_en
I
56
TIE Enable.
A logic high at this pin enables the TIE control block while a logic low at this pin disables the TIE control block. The logic
level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
ss
.
FLOCK
I
45
Fast Lock Mode.
Set high to allow the DPLL to quickly lock to the input reference (less than 500 ms locking time).
LOCK
(CMOS) O
44
Lock Indicator.
This output goes high when the DPLL is frequency locked to the input reference.
HOLDOVER (CMOS) O
52
Holdover Indicator.
This output goes to a logic high whenever the DPLL goes into Holdover Mode.
相關(guān)PDF資料
PDF描述
IDT82V3010 T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3010PV T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3010PVG T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3255 WAN PLL
IDT82V3255DK WAN PLL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT82V3002APVG 功能描述:IC PLL WAN T1/E1 DUAL REF 56SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類型:時鐘緩沖器/驅(qū)動器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱:93786AFT
IDT82V3002APVG8 功能描述:IC PLL WAN T1/E1 DUAL REF 56SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類型:時鐘緩沖器/驅(qū)動器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱:93786AFT
IDT82V3010 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3010PV 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3010PVG 功能描述:IC PLL WAN 51/E1/OC3 DUAL 56SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類型:時鐘緩沖器/驅(qū)動器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱:93786AFT