參數(shù)資料
型號: IDT72V90823JG
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 18/21頁
文件大小: 0K
描述: IC DGTL SW 2048X2048 84-PLCC
標(biāo)準(zhǔn)包裝: 30
系列: 72V
類型: 多路復(fù)用器
電路: 1 x 16:16
獨(dú)立電路: 1
電壓電源: 單電源
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 84-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 84-PLCC(29.21x29.21)
包裝: 管件
其它名稱: 72V90823JG
6
IDT72V90823A 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 2,048 x 2,048
FUNCTIONAL DESCRIPTION
The IDT72V90823 is capable of switching up to 2,048 x 2,048, 64 Kbit/s
PCMorNx64Kbit/schanneldata.Thedevicemaintainsframeintegrityindata
applications and minimum throughput delay for voice applications on a per
channel basis.
The serial input streams of the IDT72V90823 can have a bit rate of 2.048,
4.096 or 8.192 Mb/s and are arranged in 125
s wide frames, which contain
32,64or128channelsrespectively.Thedataratesoninputandoutputstreams
are identical.
In Processor Mode, the microprocessor can access input and output time-
slotsonaperchannelbasisallowingfortransferofcontrolandstatusinformation.
The IDT72V90823 automatically identifies the polarity of the frame synchroni-
zation input signal and configures the serial streams to either ST-BUS or GCI
formats.
With the variety of different microprocessor interfaces, IDT72V90823 has
provided an Input Mode pin (IM) to help integrate the device into different
microprocessor based environments: Non-multiplexed or Multiplexed. These
interfacesprovidecompatibilitywithmultiplexedandMotorolanon-multiplexed
buses. Thedevicecanalsoresolvedifferentcontrolsignalseliminatingtheuse
of glue logic necessary to convert the signals (R/
W/WR, DS/RD, AS/ALE).
Theframeoffsetcalibrationfunctionallowsuserstomeasuretheframeoffset
delay using a frame evaluation pin (FE). The input offset delay can be
programmedforindividualstreamsusinginternalframeinputoffsetregisters,see
Table 11.
The internal loopback allows the TX output data to be looped around to the
RX inputs for diagnostic purposes.
A functional Block Diagram of the IDT72V90823 is shown in Figure 1.
DATA AND CONNECTION MEMORY
The received serial data is converted to parallel format by internal serial-
to-parallel converters and stored sequentially in the data memory. The 8 KHz
input frame pulse (
F0i) is used to generate channel and frame boundaries of
the input serial data. Depending on the interface mode select (IMS) register,
the usable data memory may be as large as 2,048 bytes.
Data to be output on the serial streams (TX0-15) may come from either the
data memory or connection memory. For data output from data memory
(connection mode), addresses in the connection memory are used. For data
tobeoutputfromconnectionmemory,theconnectionmemorycontrolbitsmust
set the particular TX output in Processor Mode. One time-slot before the data
is to be output, data from either connection memory or data memory is read
internally. This allows enough time for memory access and parallel-to-serial
conversion.
CONNECTION AND PROCESSOR MODES
IntheConnectionMode,theaddressesoftheinputsourcedataforalloutput
channels are stored in the connection memory. The connection memory is
mapped in such a way that each location corresponds to an output channel on
theoutputstreams.Fordetailsontheuseofthesourceaddressdata(CABand
SAB bits), see Table 13 and Table 14. Once the source address bits are
programmed by the microprocessor, the contents of the data memory at the
selected address are transferred to the parallel-to-serial converters and then
onto a TX output stream.
By having the each location in the connection memory specify an input
channel, multiple outputs can specify the same input address. This can be a
powerful tool used for broadcasting data.
In Processor Mode, the microprocessor writes data to the connection
memory. Each location in the connection memory corresponds to a particular
outputstreamandchannelnumberandistransferreddirectlytotheparallel-to-
serial converter one time-slot before it is to be output. This data will be output
ontheTXstreamsineveryframeuntilthedataischangedbythemicroprocessor.
AstheIDT72V90823canbeusedinawidevarietyofapplications,thedevice
also has memory locations to control the outputs based on operating mode.
Specifically, the IDT72V90823 provides five per-channel control bits for the
following functions: processor or connection mode, constant or variable delay,
enables/three-state the TX output drivers and enables/disable the loopback
function.Inaddition,oneofthesebitsallowstheusertocontroltheCCOoutput.
Ifanoutputchannelissettoahigh-impedancestatethroughtheconnection
memory, the TX output will be in a high-impedance state for the duration of that
channel. In addition to the per-channel control, all channels on the ST-BUS
outputscanbeplacedinahighimpedancestatebyeitherpullingtheODEinput
pin low or programming the Output Stand-By (OSB) bit in the interface mode
selection register. This action overrides the per-channel programming in the
connectionmemorybits.
The connection memory data can be accessed via the microprocessor
interface.Theaddressingofthedevicesinternalregisters,dataandconnection
memories is performed through the address input pins and the Memory Select
(MS) bit of the control register. For details on device addressing, see Software
Control and Control Register bits description (Table 4, 6 and 7).
SERIAL DATA INTERFACE TIMING
The master clock frequency must always be twice the data rate. For serial
data rates of 2.048, 4.096 or 8.192 Mb/s, the master clock (CLK) must be either
at 4.096, 8.192 or 16.384 MHz respectively. The input and output stream data
rates will always be identical.
TheIDT72V90823providestwodifferentinterfacetimingmodesST-BUS/
GCI and WFP (wide frame pulse). If the WFPS pin is high, the IDT72V90823
is in the wide frame pulse (WFP) frame alignment mode.
In ST-BUS/GCI mode, the input 8 KHz frame pulse can be in either
ST-BUSorGCIformat.TheIDT72V90823automaticallydetectsthepresence
of an input frame pulse and identifies it as either ST-BUS or GCI. In ST-BUS
format, every second falling edge of the master clock marks a bit boundary and
the data is clocked in on the rising edge of CLK, three quarters of the way into
the bit cell, see Figure 7. In GCI format, every second rising edge of the master
clock marks the bit boundary and data is clocked in on the falling edge of CLK
at three quarters of the way into the bit cell, see Figure 8.
WIDE FRAME PULSE (WFP) FRAME ALIGNMENT TIMING
When the device is in WFP frame alignment mode, the CLK input must be
at 16.384 MHz, the FE/HCLK input is 4.096 MHz and the 8 kHz frame pulse
isinST-BUSformat.ThetimingrelationshipbetweenCLK,HCLKandtheframe
pulse is shown in Figure 9.
WhenWFPSpinishigh,theframealignmentevaluationfeatureisdisabled.
However,theframeinputoffsetregistersmaystillbeprogrammedtocompensate
for the varying frame delays on the serial input streams.
相關(guān)PDF資料
PDF描述
V28A8H200BL2 CONVERTER MOD DC/DC 8V 200W
IDT72V90823J IC DGTL SW 2048X2048 84-PLCC
IDT7290820JG IC DGTL SW 2048X2048 84-PLCC
MAX5527GUA+T IC POT DGTL 1TIME PROGR 8-UMAX
IDT7290820J IC DGTL SW 2048X2048 84-PLCC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT72V90823JG8 功能描述:IC DGTL SW 2048X2048 84-PLCC RoHS:是 類別:集成電路 (IC) >> 邏輯 - 信號開關(guān),多路復(fù)用器,解碼器 系列:72V 標(biāo)準(zhǔn)包裝:48 系列:74VHC 類型:多路復(fù)用器 電路:4 x 2:1 獨(dú)立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:管件
IDT72V90823PF 功能描述:IC DGTL SW 2048X2048 100-TQFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - 信號開關(guān),多路復(fù)用器,解碼器 系列:72V 標(biāo)準(zhǔn)包裝:48 系列:74VHC 類型:多路復(fù)用器 電路:4 x 2:1 獨(dú)立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:管件
IDT72V90823PF8 功能描述:IC DGTL SW 2048X2048 100-TQFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - 信號開關(guān),多路復(fù)用器,解碼器 系列:72V 標(biāo)準(zhǔn)包裝:48 系列:74VHC 類型:多路復(fù)用器 電路:4 x 2:1 獨(dú)立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:管件
IDT72V90823PFG 功能描述:IC DGTL SW ST-BUS/GCI 100-TQFP RoHS:是 類別:集成電路 (IC) >> 邏輯 - 信號開關(guān),多路復(fù)用器,解碼器 系列:72V 標(biāo)準(zhǔn)包裝:25 系列:74HC 類型:數(shù)據(jù)選擇器/多路復(fù)用器 電路:4 x 2:1 獨(dú)立電路:1 輸出電流高,低:7.8mA,7.8mA 電壓電源:單電源 電源電壓:2 V ~ 6 V 工作溫度:-40°C ~ 85°C 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-PDIP 包裝:管件 產(chǎn)品目錄頁面:968 (CN2011-ZH PDF) 其它名稱:296-8285-5
IDT72V90823PFG8 功能描述:IC DGTL SW 2048X2048 100-TQFP RoHS:是 類別:集成電路 (IC) >> 邏輯 - 信號開關(guān),多路復(fù)用器,解碼器 系列:72V 標(biāo)準(zhǔn)包裝:48 系列:74VHC 類型:多路復(fù)用器 電路:4 x 2:1 獨(dú)立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:管件