參數(shù)資料
型號(hào): IDT72T72105L5BB
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 28/53頁
文件大?。?/td> 0K
描述: IC FIFO 65536X72 5NS 324-BGA
標(biāo)準(zhǔn)包裝: 1
系列: 72T
訪問時(shí)間: 5ns
電源電壓: 2.375 V ~ 2.625 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 324-BGA
供應(yīng)商設(shè)備封裝: 324-PBGA(19x19)
包裝: 托盤
其它名稱: 72T72105L5BB
34
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T7285/72T7295/72T72105/72T72115 2.5V TeraSync
72-BIT FIFO
16,384 x 72, 32,768 x 72, 65,536 x 72, 131,072 x 72
Figure 11. Write Cycle and Full Flag Timing (IDT Standard Mode)
D0 - Dn
WEN
RCLK
REN
tENH
tENH
Q0 - Qn
DATA READ
NEXT DATA READ
tSKEW1
(1)
5994 drw16
WCLK
NO WRITE
1
2
1
2
NO WRITE
tWFF
tA
tENS
tENS
(1)
tDS
tA
DX
tDH
tCLK
tCLKH
FF
RCS
tENS
tRCSLZ
tWFF
tSKEW1
tCLKL
DX+1
tWFF
tDS
tDH
Figure 12. Read Cycle, Output Enable, Empty Flag and First Data Word Latency (IDT Standard Mode)
5994 drw17
D0 - Dn
tDS
tDH
D0
D1
tDS
tDH
NO OPERATION
RCLK
REN
EF
tCLK
tCLKH
tCLKL
tENH
tREF
tA
tOLZ
Q0 - Qn
OE
WCLK
(1)
tSKEW1
WEN
tENS
tENH
1
2
tOLZ
NO OPERATION
LAST WORD
D0
D1
tENS
tENH
tOHZ
LAST WORD
tREF
tENH
tENS
tA
tREF
tENS
tENH
WCS
tOE
tWCSS
tWCSH
NOTES:
1. tSKEW1 is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that
EF will go HIGH (after one RCLK cycle plus tREF). If the time between the
rising edge of WCLK and the rising edge of RCLK is less than tSKEW1, then
EF deassertion may be delayed one extra RCLK cycle.
2.
LD = HIGH.
3. First data word latency = tSKEW1 + 1*TRCLK + tREF.
4.
RCS is LOW.
NOTES:
1. tSKEW1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that
FF will go HIGH (after one WCLK cycle pus tWFF). If the time between the
rising edge of the RCLK and the rising edge of the WCLK is less than tSKEW1, then the
FF deassertion may be delayed one extra WCLK cycle.
2.
LD = HIGH, OE = LOW, EF = HIGH.
3.
WCS = LOW.
相關(guān)PDF資料
PDF描述
VI-J2N-MX-F1 CONVERTER MOD DC/DC 18.5V 75W
ISL32472EIBZ-T IC TXRX RS485 FAULT PROT 8SOIC
VI-J2M-MX-F3 CONVERTER MOD DC/DC 10V 75W
MS27468T23B55PB CONN RCPT 55POS JAM NUT W/PINS
MAX1246BEEE+T IC ADC 12BIT SERIAL 16-QSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT72T72105L5BBGI 制造商:Integrated Device Technology Inc 功能描述:IC FIFO 65536X72 4-4NS 324BGA
IDT72T72105L6-7BB 功能描述:IC FIFO 65536X72 6-7NS 324-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
IDT72T72115L10BB 功能描述:IC FIFO 131072X72 10NS 324-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
IDT72T72115L4-4BB 功能描述:IC FIFO 131072X72 4-4NS 324-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
IDT72T72115L5BB 功能描述:IC FIFO 131072X72 5NS 324-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:72T 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433