參數(shù)資料
    型號(hào): IDT70125L45L52B
    英文描述: x9 Dual-Port SRAM
    中文描述: X9熱賣雙端口SRAM
    文件頁數(shù): 15/15頁
    文件大?。?/td> 190K
    代理商: IDT70125L45L52B
    6.42
    IDT70V9379L
    High-Speed 32K x 18 Dual-Port Synchronous Pipelined Static RAM
    Industrial and Commercial Temperature Ranges
    9
    Timing Waveform with Port-to-Port Flow-Through Read(4,5,7)
    Timing Waveform of a Bank Select Pipelined Read(1,2)
    tSC
    tHC
    CE0(B1)
    ADDRESS(B1)
    A0
    A1
    A2
    A3
    A4
    A5
    tSA
    tHA
    CLK
    4857 drw 08
    Q0
    Q1
    Q3
    DATAOUT(B1)
    tCH2
    tCL2
    tCYC2
    (3)
    ADDRESS(B2)
    A0
    A1
    A2
    A3
    A4
    A5
    tSA
    tHA
    CE0(B2)
    DATAOUT(B2)
    Q2
    Q4
    tCD2
    tCKHZ
    tCD2
    tCKLZ
    tDC
    tCKHZ
    tCD2
    tCKLZ
    (3)
    tSC
    tHC
    (3)
    tCKHZ
    (3)
    tCKLZ
    (3)
    tCD2
    A6
    tDC
    tSC
    tHC
    tSC
    tHC
    DATAIN "A"
    CLK "B"
    R/
    W "B"
    ADDRESS "A"
    R/
    W "A"
    CLK "A"
    ADDRESS "B"
    NO
    MATCH
    NO
    MATCH
    VALID
    tCWDD
    tCD1
    tDC
    DATAOUT "B"
    4857 drw 09
    VALID
    tSW
    tHW
    tSA
    tHA
    tSD
    tHD
    tHW
    tCD1
    tCCS
    tDC
    tSA
    tSW
    tHA
    (6)
    NOTES:
    1. B1 Represents Bank #1; B2 Represents Bank #2. Each Bank consists of one IDT70V9379 for this waveform, and are setup for depth expansion in this
    example. ADDRESS(B1) = ADDRESS(B2) in this situation.
    2.
    UB, LB, OE, and ADS = VIL; CE1(B1), CE1(B2), R/W, CNTEN, and CNTRST = VIH.
    3. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2).
    4.
    CE0, UB, LB, and ADS = VIL; CE1, CNTEN, and CNTRST = VIH.
    5.
    OE = VIL for the Right Port, which is being read from. OE = VIH for the Left Port, which is being written to.
    6. If tCCS < maximum specified, then data from right port READ is not valid until the maximum specified for tCWDD.
    If tCCS > maximum specified, then data from right port READ is not valid until tCCS + tCD1. tCWDD does not apply in this case.
    7. All timing is the same for both Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite from Port "A".
    相關(guān)PDF資料
    PDF描述
    IDT70125L55L52 x9 Dual-Port SRAM
    IDT70125L55L52B x9 Dual-Port SRAM
    IDT70125L70L52B x9 Dual-Port SRAM
    IDT70125S25L52 x9 Dual-Port SRAM
    IDT70125S35L52 x9 Dual-Port SRAM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    IDT70125L55J 功能描述:IC SRAM 18KBIT 55NS 52PLCC RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:MoBL® 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 異步 存儲(chǔ)容量:16M(2M x 8,1M x 16) 速度:45ns 接口:并聯(lián) 電源電壓:2.2 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:48-VFBGA 供應(yīng)商設(shè)備封裝:48-VFBGA(6x8) 包裝:帶卷 (TR)
    IDT70125L55J8 功能描述:IC SRAM 18KBIT 55NS 52PLCC RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:MoBL® 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 異步 存儲(chǔ)容量:16M(2M x 8,1M x 16) 速度:45ns 接口:并聯(lián) 電源電壓:2.2 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:48-VFBGA 供應(yīng)商設(shè)備封裝:48-VFBGA(6x8) 包裝:帶卷 (TR)
    IDT70125L55JG 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:HIGH-SPEED 2K x 9 DUAL-PORT STATIC RAM WITH BUSY & INTERRUPT
    IDT70125L55JGI 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:HIGH-SPEED 2K x 9 DUAL-PORT STATIC RAM WITH BUSY & INTERRUPT
    IDT70125L55L52 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x9 Dual-Port SRAM